UJA1075TW/5V0/WD,1 NXP Semiconductors, UJA1075TW/5V0/WD,1 Datasheet - Page 9

no-image

UJA1075TW/5V0/WD,1

Manufacturer Part Number
UJA1075TW/5V0/WD,1
Description
IC SBC CAN/LIN HS 5V 32HTSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1075TW/5V0/WD,1

Controller Type
System Basis Chip
Interface
CAN, LIN
Voltage - Supply
4.5 V ~ 28 V
Current - Supply
83µA
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
32-TSSOP Exposed Pad, 32-eTSSOP, 32-HTSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
NXP Semiconductors
UJA1075_2
Product data sheet
6.1.2 Off mode
6.1.3 Standby mode
6.1.4 Normal mode
The SBC switches to Off mode from all other modes if the battery supply drops below the
power-off detection threshold (V
and the bus systems are in a high-resistive state. The CAN bus pins are floating in this
mode.
As soon as the battery supply rises above the power-on detection threshold (V
the SBC goes to Standby mode, and a system reset is executed (reset pulse width of
t
The SBC will enter Standby mode:
In Standby mode, V1 is switched on. The CAN and LIN transceivers will either be in a
low-power state (Lowpower mode; STBCC/STBCL = 1; see
detection enabled or completely switched off (Off mode; STBCC/STBCL = 0) - see
Section 6.7.1
mode, depending on the state of the WDOFF pin and the setting of the watchdog mode
control bit (WMC) in the WD_and_Status register
The SBC will exit Standby mode if:
Normal mode is selected from Standby mode by setting bits MC in the Mode_Control
register
In Normal mode, the CAN physical layer will be enabled (Active mode; STBCC = 0; see
Table
detection active.
In Normal mode, the LIN physical layer will be enabled (Active mode; STBCL = 0; see
Table
detection active.
The SBC will exit Normal mode if:
w(rst)
From Off mode if V
From Sleep mode on the occurrence of a CAN, LIN or local wake-up event
From Overtemp mode if the chip temperature drops below the overtemperature
protection release threshold, T
From Normal mode if bit MC is set to 00 or a system reset is performed (see
Section
Normal mode is selected by setting bits MC to 10 (V2 disabled) or 11 (V2 enabled)
Sleep mode is selected by setting bits MC to 01
The chip temperature rises above the OTP activation threshold, T
SBC to enter Overtemp mode
Standby mode is selected by setting bits MC to 00
Sleep mode is selected by setting bits MC to 01
A system reset is generated (see
, long or short; see
6) or in a low-power state (Lowpower mode; STBCC = 1) with bus wake-up
6) or in a low-power state (Lowpower mode; STBCL = 1) with bus wake-up
(Table
6.5)
and
5) to 10 (V2 disabled) or 11 (V2 enabled).
All information provided in this document is subject to legal disclaimers.
Section
BAT
Rev. 02 — 27 May 2010
Section 6.5.1
6.8.1. The watchdog can be running in Timeout mode or Off
rises above the power-on detection threshold (V
th(det)poff
th(rel)otp
Section
and
). In Off mode, the voltage regulators are disabled
High-speed CAN/LIN core system basis chip
Table
6.1.3; the SBC will enter Standby mode)
11).
(Table
4).
Table
6) with bus wake-up
th(act)otp
UJA1075
© NXP B.V. 2010. All rights reserved.
th(det)pon
, causing the
th(det)pon
)
9 of 53
),

Related parts for UJA1075TW/5V0/WD,1