M25P80-VMW6G STMicroelectronics, M25P80-VMW6G Datasheet - Page 15

no-image

M25P80-VMW6G

Manufacturer Part Number
M25P80-VMW6G
Description
M25P80 CMOST7X 2P-3MSO 08 WIDE .208 (EIAJ)
Manufacturer
STMicroelectronics
Datasheet

Specifications of M25P80-VMW6G

Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P80-VMW6G
Manufacturer:
CET
Quantity:
1 200
Part Number:
M25P80-VMW6G
Manufacturer:
ST
0
Part Number:
M25P80-VMW6G
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P80-VMW6G
0
Part Number:
M25P80-VMW6G SO8
Manufacturer:
ST
0
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction al-
lows the Status Register to be read. The Status
Register may be read at any time, even while a
Program, Erase or Write Status Register cycle is in
progress. When one of these cycles is in progress,
it is recommended to check the Write In Progress
(WIP) bit before sending a new instruction to the
device. It is also possible to read the Status Reg-
ister continuously, as shown in
Table 5. Status Register Format
The status and control bits of the Status Register
are as follows:
WIP bit. The Write In Progress (WIP) bit indicates
whether the memory is busy with a Write Status
Register, Program or Erase cycle. When set to 1,
such a cycle is in progress, when reset to 0 no
such cycle is in progress.
Figure 11. Read Status Register (RDSR) Instruction Sequence and Data-Out Sequence
Status Register
Write Protect
SRWD
b7
S
C
D
Q
0
0
Block Protect Bits
0
BP2
High Impedance
Write Enable Latch Bit
1
2
Instruction
BP1
3
Write In Progress Bit
Figure
4
BP0
5
6
11..
WEL
7
MSB
7
8
WIP
6
Status Register Out
b0
9 10 11 12 13 14 15
5
4
3
WEL bit. The Write Enable Latch (WEL) bit indi-
cates the status of the internal Write Enable Latch.
When set to 1 the internal Write Enable Latch is
set, when set to 0 the internal Write Enable Latch
is reset and no Write Status Register, Program or
Erase instruction is accepted.
BP2, BP1, BP0 bits. The Block Protect (BP2,
BP1, BP0) bits are non-volatile. They define the
size of the area to be software protected against
Program and Erase instructions. These bits are
written with the Write Status Register (WRSR) in-
struction. When one or both of the Block Protect
(BP2, BP1, BP0) bits is set to 1, the relevant mem-
ory area (as defined in
ed against Page Program (PP) and Sector Erase
(SE) instructions. The Block Protect (BP2, BP1,
BP0) bits can be written provided that the Hard-
ware Protected mode has not been set. The Bulk
Erase (BE) instruction is executed if, and only if,
both Block Protect (BP2, BP1, BP0) bits are 0.
SRWD bit. The Status Register Write Disable
(SRWD) bit is operated in conjunction with the
Write Protect (W) signal. The Status Register
Write Disable (SRWD) bit and Write Protect (W)
signal allow the device to be put in the Hardware
Protected mode (when the Status Register Write
Disable (SRWD) bit is set to 1, and Write Protect
(W) is driven Low). In this mode, the non-volatile
bits of the Status Register (SRWD, BP2, BP1,
BP0) become read-only bits and the Write Status
Register (WRSR) instruction is no longer accepted
for execution.
2
1
0
MSB
7
6
Status Register Out
5
4
3
Table
2
1
2.) becomes protect-
0
7
AI02031E
M25P80
15/41

Related parts for M25P80-VMW6G