M28W320FCT70ZB6E Micron Technology Inc, M28W320FCT70ZB6E Datasheet - Page 19

no-image

M28W320FCT70ZB6E

Manufacturer Part Number
M28W320FCT70ZB6E
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M28W320FCT70ZB6E

Cell Type
NOR
Density
32Mb
Access Time (max)
70ns
Interface Type
Parallel
Boot Type
Top
Address Bus
21b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
TFBGA
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
16b
Number Of Words
2M
Supply Current
18mA
Mounting
Surface Mount
Pin Count
47
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M28W320FCT70ZB6E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M28W320FCT70ZB6E
Manufacturer:
ST
0
Part Number:
M28W320FCT70ZB6E
Manufacturer:
ST
Quantity:
20 000
4.7
4.8
4.9
Double Word Program command
This feature is offered to improve the programming throughput, writing a page of two
adjacent words in parallel.The two words must differ only for the address A0. Programming
should not be attempted when V
Three bus write cycles are necessary to issue the Double Word Program command.
1.
2.
3.
Read operations output the Status Register content after the programming has started.
Programming aborts if Reset goes to V
program operation is aborted, the block containing the memory location must be erased and
reprogrammed.
See
flowchart for using the Double Word Program command.
Quadruple Word Program command
This feature is offered to improve the programming throughput, writing a page of four
adjacent words in parallel.The four words must differ only for the addresses A0 and A1.
Programming should not be attempted when V
Five bus write cycles are necessary to issue the Quadruple Word Program command.
1.
2.
3.
4.
5.
Read operations output the Status Register content after the programming has started.
Programming aborts if Reset goes to V
program operation is aborted, the block containing the memory location must be erased and
reprogrammed.
See
flowchart for using the Quadruple Word Program command.
Clear Status Register command
The Clear Status Register command can be used to reset bits 1, 3, 4 and 5 in the Status
Register to ‘0’. One bus write cycle is required to issue the Clear Status Register command.
The bits in the Status Register do not automatically return to ‘0’ when a new Program or
Erase command is issued. The error bits in the Status Register should be cleared before
attempting a new Program or Erase command.
Appendix
Appendix
The first bus cycle sets up the Double Word Program Command.
The second bus cycle latches the Address and the Data of the first word to be written.
The third bus cycle latches the Address and the Data of the second word to be written
and starts the Program/Erase Controller.
The first bus cycle sets up the Quadruple Word Program Command.
The second bus cycle latches the Address and the Data of the first word to be written.
The third bus cycle latches the Address and the Data of the second word to be written.
The fourth bus cycle latches the Address and the Data of the third word to be written.
The fifth bus cycle latches the Address and the Data of the fourth word to be written
and starts the Program/Erase Controller.
C,
C,
Figure 18: Quadruple Word Program Flowchart and Pseudo
Figure 17: Double Word Program Flowchart and Pseudo
PP
is not at V
IL
IL
. As data integrity cannot be guaranteed when the
. As data integrity cannot be guaranteed when the
PPH
PP
.
is not at V
PPH
.
Code, for the
Code, for the
19/69

Related parts for M28W320FCT70ZB6E