CY7C4282V-10ASC Cypress Semiconductor Corp, CY7C4282V-10ASC Datasheet - Page 13

no-image

CY7C4282V-10ASC

Manufacturer Part Number
CY7C4282V-10ASC
Description
FIFO Mem Sync Dual Depth/Width Uni-Dir 64K x 9 64-Pin TQFP
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4282V-10ASC

Package
64TQFP
Configuration
Dual
Bus Directional
Uni-Directional
Density
576 Kb
Organization
64Kx9
Data Bus Width
9 Bit
Timing Type
Synchronous
Expansion Type
Depth|Width
Typical Operating Supply Voltage
3.3 V
Operating Temperature
0 to 70 °C
Retransmit
The retransmit feature is beneficial when transferring packets
of data. It enables the receipt of data to be acknowledged by
the receiver and retransmitted if necessary.
The Retransmit (RT) input is active in the standalone and width
expansion modes. The retransmit feature is intended for use
when a number of writes equal to or less than the depth of the
FIFO have occurred and at least one word has been read since
the last RS cycle. A HIGH pulse on RT resets the internal read
pointer to the first physical location of the FIFO. WCLK and
RCLK may be free running but must be disabled during and
t
retransmit, previously accessed data is read and the read
pointer is incremented until it is equal to the write pointer. Flags
are governed by the relative locations of the read and write
pointers and are updated during a retransmit cycle. Data writ-
RTR
FULL FLAG (FF)
after the retransmit pulse. With every valid read cycle after
DATA IN (D)
PROGRAMMABLE(PAE)
Figure 2. Block Diagram of 64Kx9/128Kx9 Low-Voltage Deep Sync FIFO Memory Used in a Width Expansion
HALF FULL FLAG (HF)
WRITE CLOCK (WCLK)
WRITE ENABLE (WEN)
LOAD (LD)
18
9
FIRST LOAD (FL)
EXPANSION IN (XI)
FF
RESET (RS)
7C4282V
7C4292V
EF
9
Configuration
13
9
ten to the FIFO after activation of RT are transmitted also. The
full depth of the FIFO can be repeatedly retransmitted.
Width Expansion Configuration
Word width may be increased simply by connecting the corre-
sponding input control signals of multiple devices. A composite
flag should be created for each of the end-point status flags
(EF and FF). The partial status flags (PAE and PAF) can be
detected from any one device. Figure 2 demonstrates a 18-bit
word width by using two CY7C4282V/92V. Any word width can
be attained by adding additional CY7C4282V/92V.
When the CY7C4282V/92V is in a Width Expansion Configu-
ration, the Read Enable (REN) control input can be grounded
(see Figure 2). In this configuration, the Load (LD) pin is set to
LOW at Reset so that the pin operates as a control to load and
read the programmable flag offsets.
FIRST LOAD (FL)
EXPANSION IN (XI)
FF
RESET (RS)
7C4282V
7C4292V
EF
READ CLOCK (RCLK)
READ ENABLE (REN)
OUTPUT ENABLE (OE)
PROGRAMMABLE (PAF)
9
DATA OUT (Q)
EMPTY FLAG (EF)
CY7C4282V
CY7C4292V
4282V–17
18

Related parts for CY7C4282V-10ASC