SC16C852VIET,118 NXP Semiconductors, SC16C852VIET,118 Datasheet - Page 20

IC UART DUAL W/FIFO 36TFBGA

SC16C852VIET,118

Manufacturer Part Number
SC16C852VIET,118
Description
IC UART DUAL W/FIFO 36TFBGA
Manufacturer
NXP Semiconductors
Datasheets

Specifications of SC16C852VIET,118

Features
Programmable
Number Of Channels
2, DUART
Fifo's
128 Byte
Protocol
RS485
Voltage - Supply
1.8V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
36-TFBGA
Transmitter And Receiver Fifo Counter
Yes
Data Rate
5Mbps
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C852VIET,118
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
SC16C852_1
Product data sheet
6.12.1 Conditions to enter Sleep mode
6.12.2 Conditions to resume normal operation
6.12 Sleep mode
6.13 Low power feature
Sleep mode is an enhanced feature of the SC16C852 UART. It is enabled when EFR[4],
the enhanced functions bit, is set and when IER[4] of both channels are set.
Sleep mode is entered when:
In Sleep mode, the UART clock and baud rate clock are stopped. Since most registers are
clocked using these clocks, the power consumption is greatly reduced.
Remark: Writing to the divisor latches, DLL and DLM, to set the baud clock, must not be
done during Sleep mode. Therefore, it is advisable to disable Sleep mode using IER[4]
before writing to DLL or DLM.
SC16C852 resumes normal operation by any of the following:
If the device is awakened by one of the conditions described above, it will return to the
Sleep mode automatically after all the conditions described in
device will stay in Sleep mode until it is disabled by setting any channel’s IER bit 4 to a
logic 0.
When the SC16C852 is in Sleep mode and the host data bus (D[7:0], A[2:0], IOW, IOR,
CSA, CSB) remains in steady state, either HIGH or LOW, the Sleep mode supply current
will be in the A range as specified in
signals is toggling or floating then the sleep current will be higher.
A low power feature is provided by the SC16C852 to prevent the switching of the host data
bus from influencing the sleep current. When the pin LOWPWR is activated (logic HIGH),
the device immediately and unconditionally goes into Low power mode. All clocks are
stopped and most host interface pins are isolated to reduce power consumption. The
device only returns to normal mode when the LOWPWR pin is de-asserted. The pin can
be left unconnected because it has an internal pull-down resistor.
Modem input pins are not toggling.
The serial data input line, RXA or RXB, is idle for 4 character time (logic HIGH) and
AFCR1[4] is logic 0. When AFCR1[4] is logic 1 the device will go to sleep regardless
of the state of the RXA/RXB pin (see
The TX FIFO and TX shift register are empty.
There are no interrupts pending.
The RX FIFO is empty.
Receives a start bit on RXA/RXB pin.
Data is loaded into transmit FIFO.
A change of state on any of the modem input pins
Rev. 01 — 31 August 2009
Dual UART with 128-byte FIFOs and IrDA encoder/decoder
Table 38 “Static
Section 7.21
characteristics”. If any of these
for the description of AFCR1 bit 4).
Section 6.12.1
SC16C852
© NXP B.V. 2009. All rights reserved.
are met. The
20 of 60

Related parts for SC16C852VIET,118