isp1507a NXP Semiconductors, isp1507a Datasheet - Page 51

no-image

isp1507a

Manufacturer Part Number
isp1507a
Description
Lpi Hi-speed Universal Serial Bus On-the-go Transceive
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isp1507a1HN
Manufacturer:
ST
Quantity:
20 000
Part Number:
isp1507a1HNTM
Manufacturer:
ST
0
Part Number:
isp1507a1HNTM
Manufacturer:
ST
Quantity:
20 000
Part Number:
isp1507aBS
Manufacturer:
INTERSIL
Quantity:
445
Part Number:
isp1507aBSTM
Manufacturer:
ST
0
NXP Semiconductors
Table 27.
Table 28.
ISP1507A_ISP1507B_1
Product data sheet
Bit
Symbol
Reset
Access
Bit
7
6
5
4
3
2
1
0
Symbol
INTF_PROT_DIS
IND_PASSTHRU
IND_COMPL
-
CLOCK_SUSPENDM Clock Suspend LOW: Active LOW clock suspend.
-
3PIN_FSLS_SERIAL
6PIN_FSLS_SERIAL
INTF_CTRL - Interface Control register (address R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit allocation
INTF_CTRL - Interface Control register (address R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit
description
PROT_DIS
R/W/S/C
INTF_
7
0
IND_PASS
R/W/S/C
THRU
Description
Interface Protect Disable: Controls circuitry built into the ISP1507 to protect the ULPI
interface when the link 3-states STP and DATA[7:0]. When this bit is enabled, the ISP1507
will automatically detect when the link stops driving STP.
0b — Enables the interface protect circuit (default). The ISP1507 attaches a weak pull-up
resistor on STP. If STP is unexpectedly HIGH, the ISP1507 attaches weak pull-down
resistors on DATA[7:0], protecting data inputs.
1b — Disables the interface protect circuit, detaches weak pull-down resistors on
DATA[7:0], and a weak pull-up resistor on STP.
Indicator Pass-through: Controls whether the complement output is qualified with the
internal A_VBUS_VLD comparator before being used in the V
details, see
0b — The complement output signal is qualified with the internal A_VBUS_VLD comparator
(default).
1b — The complement output signal is not qualified with the internal A_VBUS_VLD
comparator.
Indicator Complement: Informs the PHY to invert the FAULT input signal, generating the
complement output. For details, see
0b — The ISP1507 will not invert the FAULT signal (default).
1b — The ISP1507 will invert the FAULT signal.
reserved
Powers down the internal clock circuitry only. By default, the clock will not be powered in
6-pin serial mode or 3-pin serial mode.
Valid only in 6-pin serial mode and 3-pin serial mode. Valid only when SUSPENDM is set to
logic 1, otherwise this bit is ignored.
0b — Clock will not be powered in 3-pin or 6-pin serial mode (default).
1b — Clock will be powered in 3-pin and 6-pin serial mode.
reserved
3-Pin Full-Speed Low-Speed Serial Mode: Changes the ULPI interface to a 3-bit serial
interface. The PHY will automatically clear this bit when 3-pin serial mode is exited.
0b — Full-speed or low-speed packets are sent using the parallel interface (default).
1b — Full-speed or low-speed packets are sent using the 3-pin serial interface.
6-Pin Full-Speed Low-Speed Serial Mode: Changes the ULPI interface to a 6-bit serial
interface. The PHY will automatically clear this bit when 6-pin serial mode is exited.
0b — Full-speed or low-speed packets are sent using the parallel interface (default).
1b — Full-speed or low-speed packets are sent using the 6-pin serial interface.
6
0
R/W/S/C
COMPL
Section
IND_
5
0
Rev. 01 — 19 May 2008
9.5.2.2.
reserved
R/W/S/C
4
0
Section
SUSPENDM
CLOCK_
R/W/S/C
ISP1507A; ISP1507B
3
0
9.5.2.2.
reserved
R/W/S/C
ULPI HS USB OTG transceiver
2
0
BUS
3PIN_FSLS
state in RXCMD. For
_SERIAL
R/W/S/C
1
0
© NXP B.V. 2008. All rights reserved.
6PIN_FSLS
_SERIAL
R/W/S/C
0
0
50 of 81

Related parts for isp1507a