x4c105 Intersil Corporation, x4c105 Datasheet

no-image

x4c105

Manufacturer Part Number
x4c105
Description
Cpu Supervisor With Novram And Output Ports
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
x4c105V
Manufacturer:
XILINX
0
Part Number:
x4c105V
Manufacturer:
XICOR
Quantity:
20 000
CPU Supervisor with NOVRAM and
Output Ports
FEATURES
• 4Kbit serial EEPROM
• One nibble NOVRAM
• Four output ports
• Operates at 3.3V ± 10%
• Low voltage reset when V
• Max EEPROM/NOVRAM nonvolatile write cycle:
• High reliability
• 20-lead TSSOP package
BLOCK DIAGRAM
SDA
SCL
—400kHz serial interface speed
—16-byte page write mode
—120ns NOVRAM access speed
—AUTOSTORE
—Direct/bus access of NOVRAM bits
—3% accurate thresholds available
—Output signal shows low voltage condition
—Activates NOVRAM AUTOSTORE
—Internal block on EEPROM operation
5ms
—1,000,000 endurance cycles
—Guaranteed data retention: 100 years
S1
S2
WP
Command
Decode
Control
Logic
and
Write Control Logic
®
1
CC
Data Sheet
< 3V
Timing and Control
HV Generation
Data Register
EEPROM
Y Decoder
Array
1-888-INTERSIL or 1-888-352-6832
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
DESCRIPTION
The low voltage X4C105 combines several functions
into one device. The first is a 2-wire, 4Kbit serial
EEPROM memory with write protection. A Write Pro-
tect (WP) pin provides hardware protection for the
upper half of this memory against inadvertent writes.
A one nibble NOVRAM is provided and occupies a sin-
gle location. This allows access of 4-bits in a single
150ns cycle. This is useful for tracking system opera-
tion or process status. The NOVRAM memory is com-
pletely isolated from the serial memory section.
A low voltage detect circuit activates a RESET pin
when V
new read or write operations and initiates a NOVRAM
AUTOSTORE. The AUTOSTORE operation is pow-
ered by an external capacitor to ensure that the value
in the NOVRAM is always maintained in the event of a
power failure.
The four NOVRAM bits also appear on four separate
output pins to allow continuous control of external cir-
cuitry, such as ASICs.
Intersil EEPROMs are designed and tested for appli-
cations requiring extended endurance. Inherent data
retention is greater than 100 years.
March 18, 2005
All other trademarks mentioned are the property of their respective owners.
CC
Low Voltage Detect
Power-on Reset
|
Intersil (and design) is a registered trademark of Intersil Americas Inc.
EEPROM
drops below 3V. This signal also blocks
Memory
Static RAM
Memory
4Kbits
Copyright Intersil Americas Inc. 2005. All Rights Reserved
4K, NOVRAM/EEPROM
Control
Timing
Voltage
Monitor
Latches
Buffers
Supply
Buffers
Output
Logic
and
and
I/O
X4C105
FN8124.0
V
V
RESET
D0
D1
D2
D3
CAP
O0
O1
O2
O3
CE
OE
WE
CC
SS

Related parts for x4c105

x4c105 Summary of contents

Page 1

... Logic 1 March 18, 2005 DESCRIPTION The low voltage X4C105 combines several functions into one device. The first is a 2-wire, 4Kbit serial EEPROM memory with write protection. A Write Pro- tect (WP) pin provides hardware protection for the upper half of this memory against inadvertent writes. ...

Page 2

... EEPROM only when power fails and the EEPROM is recalled to SRAM only on power-up. Output Ports The X4C105 has four output only ports. These are active whenever power is applied to the device. The state of the output pin reflects the value in the respec- tive SRAM bit. As such, these port pins provide a non- volatile state ...

Page 3

... The device controlling the transfer is called the master and the device being controlled is called the slave. The master always initiates data Figure 2. Valid Data Changes on the SDA Bus SCL SDA 3 X4C105 To Internal Voltage Supply V TRIP Start NOVRAM AUTOSTORE transfers, and provides the clock for both transmit and receive operations ...

Page 4

... Data Output from Receiver Start 4 X4C105 eight bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data. Refer to Figure 4. The device will respond with an acknowledge after recognition of a start condition and if the correct device identifier and select bits are contained in the slave address byte ...

Page 5

... Figure 6. Writing 12 bytes to a 16-byte page starting at location 10. 7 Bytes Address = 6 5 X4C105 Page Write The device is capable of a page write operation initiated in the same manner as the byte write opera- tion; but instead of terminating the write cycle after the first data byte is transferred, the master can transmit an unlimited number of 8-bit bytes ...

Page 6

... SDA Bus Signals from the Slave 6 X4C105 Stops and Write Modes Stop conditions that terminate write operations must be sent by the master after sending at least 1 full data byte plus the subsequent ACK signal stop is issued in the middle of a data byte, or before 1 full data byte plus its associated ACK is sent, then the device will reset itself without performing the write ...

Page 7

... Continue Normal Read or Write Command Sequence PROCEED 7 X4C105 Serial Read Operations Read operations are initiated in the same manner as write operations with the exception that the R/W bit of the slave address byte is set to one. There are three basic read operations: current address read, random read, and sequential read ...

Page 8

... The device continues to output data for each acknowledge received. The master terminates the read operation by not responding with an acknowledge and then issuing a stop condition. 8 X4C105 S Slave t a Address r ...

Page 9

... SDA line. Slave Byte Word Address The word address is either supplied by the master or obtained from an internal counter. The internal counter is undefined on a power-up condition. 9 X4C105 Data Data (1) (2) Write Protect Operations The WP pin provides write protection. The WP pin pro- tects the upper half of the array ...

Page 10

... V max. are for reference only and are not tested X4C105 COMMENT Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only; the functional operation of the device (at these or any other conditions above those indicated in the operational sections of this specifi- cation) is not implied ...

Page 11

... SERIAL MEMORY AC CHARACTERISTICS Serial AC Test Conditions Input pulse levels V CC Input rise and fall times 10ns Input and output timing levels V CC Output load Standard output load 11 X4C105 = 3.0-3.6V CC Parameter Parameter Equivalent AC Output Load Circuit for 0.5 Max. Unit Test Conditions ...

Page 12

... Notes: (7) This parameter is periodically sampled and not 100% tested. ( total capacitance of one bus line in pF. SERIAL TIMING DIAGRAMS Bus Timing t F SCL t SU:STA t HD:STA SDA IN SDA OUT 12 X4C105 = -40°C to +85° +3.0V to +3.6V, unless otherwise specified Parameter t t HIGH LOW t SU:DAT t HD:DAT 400kHz Option Min ...

Page 13

... Bit of Last Byte NOVRAM AC CHARACTERISTICS NOVRAM AC Conditions of Test Input pulse levels V CC Input rise and fall times 10ns Input and output timing levels X4C105 Clk 1 Slave Address Byte t SU: S1,S2,WP ACK Stop Condition NOVRAM Equivalent A.C Load Circuits 0.5 Clk 9 ...

Page 14

... CL = 5pF, from the point when return high (whichever occurs first) to the time when the outputs are no longer driven. NOVRAM Read Cycle WES WE t D0-D3 14 X4C105 Parameter min; and t and t are periodically sampled and not 100% tested OHZ ...

Page 15

... LZ OLZ SOE HOE measured, with CL = 5pF, from the point when return high (whichever occurs first) to the time when the outputs are no longer driven. 15 X4C105 Parameter min; and t and t are periodically sampled and not 100% tested OHZ = 3.0V-3.6V -40°C to +85°C ...

Page 16

... NOVRAM WE Controlled Write Cycle D0-D3 (Data I/O) O0-O3 Previous Valid Data (Data Out) NOVRAM CE Controlled Write Cycle D0-D3 (Data In) O0-O3 (Data Out) 16 X4C105 t OES Data Valid t t OES Data Valid Previous Valid Data OEH t WPH ...

Page 17

... Output pins valid after V OVT V Reset valid V RVALID CC Low Voltage Detect and Output Pin Recall V TRIP PURST t R RST O0-O3 17 X4C105 Parameters Option 1)-default PURST = 2. 2. exceeds V CC TRIP t RPD t OVT Data Valid Min. Typ. ...

Page 18

... PACKAGING INFORMATION .0075 (.19) .0118 (.30) 0° - 8° See Detail “A” NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 18 X4C105 20-Lead Plastic, TSSOP, Package Type V .025 (.65) BSC .169 (4.3) .177 (4.5) .193 (4.9) .200 (5.1) .002 (.05) .006 (.15) .010 (.25) .019 (.50) .029 (.75) Detail A (20X) .252 (6.4) BSC .047 (1.20) Gage Plane Seating Plane ...

Page 19

... However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 19 X4C105 X X –X ...

Related keywords