gs881z36bgd-333i GSI Technology, gs881z36bgd-333i Datasheet - Page 29

no-image

gs881z36bgd-333i

Manufacturer Part Number
gs881z36bgd-333i
Description
9mb Pipelined And Flow Through Synchronous Nbt Sram
Manufacturer
GSI Technology
Datasheet
Instruction Descriptions
BYPASS
SAMPLE/PRELOAD
EXTEST
Rev: 1.06 3/2007
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and
I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and
are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because
the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents
while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will
not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the
TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP
operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then
places the boundary scan register between the TDI and TDO pins.
EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
still determined by its input pins.
1
0
Test Logic Reset
Run Test Idle
0
1
JTAG Tap Controller State Diagram
1
1
29/39
Capture DR
1
Update DR
Pause DR
Select DR
Exit1 DR
Shift DR
Exit2 DR
GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
0
0
1
1
0
1
0
1
0
0
0
1
1
Capture IR
1
Update IR
Pause IR
Select IR
Exit1 IR
Exit2 IR
Shift IR
0
1
1
0
1
0
0
© 2002, GSI Technology
1
0
0
0

Related parts for gs881z36bgd-333i