m12l16161a Elite Semiconductor Memory Technology Inc., m12l16161a Datasheet - Page 2

no-image

m12l16161a

Manufacturer Part Number
m12l16161a
Description
512k X 16bit X 2banks Synchronous Dram
Manufacturer
Elite Semiconductor Memory Technology Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
m12l16161a-4.3T
Quantity:
16
Part Number:
m12l16161a-5T
Manufacturer:
ESMT
Quantity:
6 000
Part Number:
m12l16161a-5T
Manufacturer:
ESMT
Quantity:
6 000
Part Number:
m12l16161a-5T
Manufacturer:
RENESAS
Quantity:
95
Part Number:
m12l16161a-5T
Manufacturer:
ELITE
Quantity:
1 000
Part Number:
m12l16161a-5T
Manufacturer:
ELITE
Quantity:
1 000
Part Number:
m12l16161a-5T
Manufacturer:
ELITE
Quantity:
20 000
Company:
Part Number:
m12l16161a-5T
Quantity:
17
Part Number:
m12l16161a-5TG
Manufacturer:
ESMT
Quantity:
8 000
Part Number:
m12l16161a-6T
Manufacturer:
ESMT
Quantity:
11 700
Part Number:
m12l16161a-6T
Manufacturer:
VISHAY
Quantity:
2 020
Part Number:
m12l16161a-7A
Manufacturer:
ESMT
Quantity:
20 000
Part Number:
m12l16161a-7I
Manufacturer:
ESMT
Quantity:
20 000
ESMT
FUNCTIONAL BLOCK DIAGRAM
PIN FUNCTION DESCRIPTION
Elite Semiconductor Memory Technology Inc.
CLK
CKE
A0 ~ A10/AP
BA
L(U)DQM
CS
RAS
CAS
WE
Pin
ADD
System Clock
Chip Select
Clock Enable
Address
Bank Select Address
Row Address Strobe
Column Address Strobe
Write Enable
Data Input / Output Mask
CLK
LCKE
CLK
LRAS
Name
CKE
Bank Select
LCBR
CS
LWE
Timing Register
Active on the positive going edge to sample all inputs.
RAS
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and L(U)DQM.
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
Row / column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA10, column address : CA0 ~ CA7
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS , WE active.
Makes data output Hi-Z, tSHZ after the clock and masks the output.
Blocks data input when L(U)DQM active.
CAS low.
LCAS
CAS
Programming Register
Data Input Register
Latency & Burst Length
Column Decoder
512K x 16
512K x 16
WE
L(U)DQM
LWCBR
Input Function
LDQM
Revision : 2.7
Publication Date : Sep. 2008
LWE
LDQM
M12L16161A
DQi
2/29

Related parts for m12l16161a