ADUC847BCP8-5 AD [Analog Devices], ADUC847BCP8-5 Datasheet - Page 53

no-image

ADUC847BCP8-5

Manufacturer Part Number
ADUC847BCP8-5
Description
MicroConverter Multichannel 24-/16-Bit ADCs with Embedded 62 kB Flash and Single-Cycle MCU
Manufacturer
AD [Analog Devices]
Datasheet
DAC CIRCUIT INFORMATION
The ADuC845/ADuC847/ADuC848 incorporate a 12-bit,
voltage output DAC on-chip. It has a rail-to-rail voltage output
buffer capable of driving 10 kΩ/100 pF, and has two selectable
ranges, 0 V to V
8-bit mode. The DAC has a control register, DACCON, and two
data registers, DACH/L. The DAC output can be programmed
to appear at Pin 14 or Pin 13 (AINCOM).
DACCON Control Register
SFR Address:
Power-On Default:
Bit Addressable:
Table 33. DACCON—DAC Configuration Commands
Bit No.
7
6
5
4
3
2
1
0
DACH/DACL Data Registers
These DAC data registers are written to by the user to update
the DAC output.
SFR Address:
Power-On Default:
Bit Addressable:
Name
–––
–––
–––
DACPIN
DAC8
DACRN
DACCLR
DACEN
REF
and 0 V to AV
FDH
00H
No
DACL (DAC Data Low Byte)—FBH
DACH (DAC Data High Byte)—FCH
00H (Both Registers)
No (Both Registers)
DAC Output Pin Select.
Description
Not Implemented. Write Don’t Care.
Not Implemented. Write Don’t Care.
Not Implemented. Write Don’t Care.
Set to 1 by the user to direct the DAC output to Pin 13 (AINCOM).
Cleared to 0 by the user to direct the DAC output to Pin 14 (DAC).
DAC 8-Bit Mode Bit.
Set to 1 by the user to enable 8-bit DAC operation. In this mode, the 8 bits in DACL SFR are routed to the 8 MSBs
of the DAC, and the 4 LSBs of the DAC are set to 0.
Cleared to 0 by the user to enable 12-bit DAC operation. In this mode, the 8 LSBs of the result are routed to
DACL, and the upper 4 MSB bits are routed to the lower 4 bits of DACH.
DAC Output Range Bit.
Set to 1 by the user to configure the DAC range of 0 V to AV
Cleared to 0 by the user to configure the DAC range of 0 V to 2.5 V (V
DAC Clear Bit.
Set to 1 by the user to enable normal DAC operation.
Cleared to 0 by the user to reset the DAC data registers DACL/H to 0.
DAC Enable Bit.
Set to 1 by the user to enable normal DAC operation.
Cleared to 0 by the user to power down the DAC.
DD
. It can operate in 12-bit or
Rev. A | Page 53 of 108
Note that in 12-bit mode, the DAC voltage output is updated as
soon as the DACL data SFR is written; therefore, the DAC data
registers should be updated as DACH first, followed by DACL.
The 12-bit DAC data should be written into DACH/L right-
justified such that DACL contains the lower 8 bits, and the
lower nibble of DACH contains the upper 4 bits.
DD
.
ADuC845/ADuC847/ADuC848
REF
).

Related parts for ADUC847BCP8-5