IS43DR86400C-25DBLI-TR ISSI, IS43DR86400C-25DBLI-TR Datasheet - Page 30

no-image

IS43DR86400C-25DBLI-TR

Manufacturer Part Number
IS43DR86400C-25DBLI-TR
Description
DRAM 512M, 1.8V, 400Mhz 64Mx8 DDR2
Manufacturer
ISSI
Datasheet

Specifications of IS43DR86400C-25DBLI-TR

Rohs
yes
Data Bus Width
8 bit
Organization
64 M x 8
Package / Case
BGA-60
Memory Size
512 Mbit
Maximum Clock Frequency
400 MHz
Access Time
400 ps
Supply Voltage - Max
1.9 V
Supply Voltage - Min
1.7 V
Maximum Operating Current
135 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
IS43/46DR86400C, IS43/46DR16320C
36. These parameters are specified per their average values, however it is understood that the following relationship
between the average timing and the absolute instantaneous timing holds at all times. (Min and max of SPEC values
are to be used for calculations in the table below.)
Example: For DDR2-667, tCH(abs),min = ( 0.48 x 3000 ps ) - 125 ps = 1315 ps
37. tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input
specification parameter. It is used in conjunction with tQHS to derive the DRAM output timing tQH.
The value to be used for tQH calculation is determined by the following equation;
tHP = Min ( tCH(abs), tCL(abs) ),
where,
tCH(abs) is the minimum of the actual instantaneous clock HIGH time;
tCL(abs) is the minimum of the actual instantaneous clock LOW time;
38. tQHS accounts for:
1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is
transferred to the output; and
2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition,
both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel
variation of the output drivers
39. tQH = tHP – tQHS, where:
tHP is the minimum of the absolute half period of the actual input clock; and
tQHS is the specification value under the max column.
{The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.}
Examples:
1) If the system provides tHP of 1315 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 975 ps minimum.
2) If the system provides tHP of 1420 ps into a DDR2-667 SDRAM, the DRAM provides tQH of 1080 ps minimum.
40. When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-
10per) of the input clock. (output deratings are relative to the SDRAM input clock.)
For example, if the measured jitter into a DDR2-667 SDRAM has tERR(6-10per),min = - 272 ps and tERR(6-10per),
max = + 293 ps, then tDQSCK,min(derated) = tDQSCK,min - tERR(6-10per),max = - 400 ps - 293 ps = - 693 ps and
tDQSCK,max(derated) = tDQSCK,max - tERR(6-10per),min = 400 ps + 272 ps = + 672 ps. Similarly, tLZ(DQ) for
DDR2-667 derates to tLZ(DQ),min(derated) = - 900 ps - 293 ps = - 1193 ps and tLZ(DQ),max(derated) = 450 ps + 272
ps = + 722 ps. (Caution on the min/max usage!)
30
Parameter
Absolute clock period
Absolute clock HIGH
pulse width
Absolute clock LOW
pulse width
tCH(abs)
tCK(abs)
tCL(abs)
Symbol
tCH(avg),min x tCK(avg),min +
tCL(avg),min x tCK(avg),min +
tCK(avg),min + tJIT(per),min
tJIT(duty),min
tJIT(duty),min
min
Integrated Silicon Solution, Inc. — www.issi.com
tCH(avg),max x tCK(avg),max +
tCL(avg),max x tCK(avg),max +
tCK(avg),max + tJIT(per),max
tJIT(duty),max
tJIT(duty),max
max
Units
ps
ps
ps
3/19/2013
Rev. A

Related parts for IS43DR86400C-25DBLI-TR