CP2401-GQ Silicon Laboratories Inc, CP2401-GQ Datasheet - Page 53

IC LCD DRIVER 48TQFP

CP2401-GQ

Manufacturer Part Number
CP2401-GQ
Description
IC LCD DRIVER 48TQFP
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of CP2401-GQ

Package / Case
48-TQFP, 48-VQFP
Display Type
LCD
Configuration
128 Segment
Interface
I²C, SMBus
Current - Supply
620µA
Voltage - Supply
1.8 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Data Ram Size
256 B
Interface Type
I2C, SMBus
Maximum Clock Frequency
25 MHz
Number Of Timers
2
Operating Supply Voltage
1.8 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Digits Or Characters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1860

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CP2401-GQ
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
Part Number:
CP2401-GQ
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Part Number:
CP2401-GQR
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
9.5.
Shutdown mode is the lowest power mode for the CP2400/1/2/3. All device functionality is disabled in this mode
and a reset is required to wake up the device. This mode is typically used when the device is not needed for
prolonged periods of time.
From Normal Mode, the device can be placed in shutdown mode using the following procedure:
The device will not enter Shutdown if there are pending wake-up events, and the INT pin will remain asserted. To
ensure that the device has successfully entered the low power mode, the host processor should verify that there
are no pending wake-up events prior to placing the device in Shutdown Mode and that the INT pin remains de-
asserted for 100 µs after placing the device in Shutdown Mode. If the INT pin is found to be asserted after the
device has been placed in Shutdown, the device should be reset and placed in shutdown again. It is essential that
all ULP Port Mask bits be set to logic 0 before the device is placed in Shutdown in order to prevent the possibility of
a partial wake-up due to a Port Match event. The Port Match, SmaRTClock Alarm, and SmaRTClock Oscillator Fail
interrupts should always be enabled any time the device is placed in Shutdown mode.
Note: The Port I/O state and configuration settings are preserved as long as the device is in Shutdown. Upon reset, all Port I/O
state and configuration settings will reset, making all Port I/O digital inputs with weak pull-ups enabled. They will remain
in this state until the host controller re-initializes the Port I/O state and configuration registers.
Shutdown Mode
1. Set INT0EN:INT1EN to 0x1900. This enables the SmaRTClock Fail, SmaRTClock Alarm, and Port
2. Ensure that all ULP Port Mask bits are set to logic 0 by writing 1 to ULPRST (ULPCN.1).
3. Configure the bandgap for Shutdown Mode by writing 0x80 to MSCF.
4. Drive the PWR or NSS pin LOW.
5. Set the RTCDIS (ULPCN.4) and the ULPEN (ULPCN.1) bit to logic 1.
6. Drive the PWR or NSS pin HIGH.
Match interrupts and disables all others.
Rev. 1.0
CP2400/1/2/3
53

Related parts for CP2401-GQ