AD9851/FSPCB Analog Devices Inc, AD9851/FSPCB Datasheet - Page 3

no-image

AD9851/FSPCB

Manufacturer Part Number
AD9851/FSPCB
Description
BOARD EVAL FOR AD9851/FS
Manufacturer
Analog Devices Inc
Series
AgileRF™r
Datasheet

Specifications of AD9851/FSPCB

Rohs Status
RoHS non-compliant
Main Purpose
Timing, Direct Digital Synthesis (DDS)
Utilized Ic / Part
AD9851/FS
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Parameter
TIMING CHARACTERISTICS
CMOS LOGIC INPUTS
POWER SUPPLY
NOTES
1
2
3
4
5
6
Specifications subject to change without notice.
REV. D
+V
Indicates the minimum signal levels required to reliably clock the device at the indicated supply voltages. This specifies the p-p signal level and dc offset needed when the
The comparator’s jitter contribution to any input signal. This is the minimum jitter on the outputs that can be expected from an ideal input. Considerably more output
Timing of input signals FQ_UD, WCLK, RESET are asynchronous to the reference clock; however, the presence of a reference clock is required to implement those
Not applicable when 6 REFCLK Multiplier is engaged.
Assumes no capacitive load on DACBP (Pin 17).
clocking signal is not of CMOS/TTL origin, i.e., a sine wave with 0 V dc offset.
jitter is seen when nonideal input signals are presented to the comparator inputs. Nonideal characteristics include the presence of extraneous, nonharmonic signals (spur’s,
noise), slower slew rate, and low comparator overdrive.
functions. In the absence of a reference clock, the AD9851 automatically enters power-down mode rendering the IC, including the comparator, inoperable until a refer-
ence clock is restored. Very high speed updates of frequency/phase word will require FQ_UD and WCLK to be externally synchronized with the external reference clock to
ensure proper timing.
Wake-Up Time from Power-Down Mode
V
t
t
t
t
t
t
t
t
t
t
t
Logic 1 Voltage, 5 V Supply
Logic 1 Voltage, 3.3 V Supply
Logic 1 Voltage, 2.7 V Supply
Logic 0 Voltage
Logic 1 Current
Logic 0 Current
Rise/Fall Time
Input Capacitance
Power Dissipation @ :
P
WH
DS
FH
CD
FD
CF
RH
RL
RL
RL
RR
RR
RR
RS
OL
OL
OL
S
S
DISS
6
collectively refers to the positive voltages applied to DVDD, PVCC, and AVDD. Voltages applied to these pins should be of the same potential.
Frequency Change
Phase Change
62.5 MHz Clock, 2.7 V Supply
100 MHz Clock, 2.7 V Supply
62.5 MHz Clock, 3.3 V Supply
125 MHz Clock, 3.3 V Supply
62.5 MHz Clock, 5 V Supply
125 MHz Clock, 5 V Supply
180 MHz Clock, 5 V Supply
62.5 MHz Clock, 5 V Supply
62.5 MHz Clock, 3.3 V Supply
62.5 MHz Clock, 2.7 V Supply
100 MHz Clock, 2.7 V Supply
125 MHz Clock, 5 V Supply
125 MHz Clock, 3.3 V Supply
180 MHz Clock, 5 V Supply
5 V Supply
2.7 V Supply
, t
, t
(Minimum RESET Width)
, t
(Output Latency from FQ_UD)
(RESET Falling Edge After CLKIN)
(RESET Falling Edge After CLKIN)
(Recovery from RESET)
(Recovery from RESET)
(FQ_UD Min Delay After W_CLK)
(RESET Output Latency)
(RESET Output Latency)
Current @:
(REFCLK Delay After FQ_UD)
(CLKIN Delay After RESET Rising Edge)
DH
FL
FL
FL
WL
WL
WL
Power-Down Mode @:
(FQ_UD Min Pulse Width High/Low)
(FQ_UD Min Pulse Width High/Low)
(Data to W_CLK Setup and Hold Times)
(W_CLK Min Pulse Width High/Low)
(W_CLK Min Pulse Width High/Low)
4
5
6
Temp
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
25°C
–3–
Test
Level
IV
IV
IV
IV
IV
IV
IV
IV
IV
IV
IV
IV
V
I
IV
IV
IV
I
I
IV
V
VI
VI
VI
VI
VI
VI
VI
VI
VI
VI
VI
VI
VI
VI
VI
VI
Min
3.5
3.5
7
3.5
7
18
13
3.5
3.5
2
5
13
3.5
2.4
2.0
AD9851BRS
Typ
5
3
30
40
35
55
50
70
110
250
115
85
110
365
180
555
17
4
Max
0.8
12
12
100
35
50
45
70
65
90
130
325
150
95
135
450
230
650
55
20
V
V
V
Unit
ns
ns
ns
ns
ns
SYSCLK
Cycles
SYSCLK
Cycles
ns
ns
SYSCLK
Cycles
SYSCLK
Cycles
SYSCLK
Cycles
µs
V
µA
µA
ns
pF
mA
mA
mA
mA
mA
mA
mA
mW
mW
mW
mW
mW
mW
mW
mW
mW
AD9851

Related parts for AD9851/FSPCB