M37702E6BFS Renesas Electronics America, M37702E6BFS Datasheet - Page 198

no-image

M37702E6BFS

Manufacturer Part Number
M37702E6BFS
Description
EPROM MCU/8BIT CMOS EMULATION CH
Manufacturer
Renesas Electronics America
Datasheet

Specifications of M37702E6BFS

Accessory Type
Emulator EPROM MCU
For Use With/related Products
7702
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M37702E6BFS
Manufacturer:
MITSUBISHI/三菱
Quantity:
20 000
SERIAL I/O
7.3 Clock synchronous serial I/O mode
7–32
7.3.6 Process on detecting overrun error
In the clock synchronous serial I/O mode, an overrun error can be detected. (However it is impossible to
detect an overrun error as the case may be. Refer to 6 in “[ Precautions when operating in clock
synchronous serial I/O mode].”
An overrun error occurs when the next data is prepared in the UARTi receive register with the receive
complete flag = “1” (data is present in the UARTi receive buffer register) and that is transferred to the
receive buffer register, in other words, when the next data is prepared before reading out the contents of
the UARTi receive buffer register. When an overrun error occurs, the next receive data is written into the
UARTi receive buffer register, and the UARTi receive interrupt request bit is not changed.
An overrun error is detected when data is transferred from the UARTi receive register to the UARTi receive
buffer register and the overrun error flag is set to “1.” The overrun error flag is cleared to “0” by reading
out the low-order byte of the UARTi receive buffer register or clearing the receive enable bit to “0.”
When an overrun error occurs during reception, initialize the overrun error flag and the UARTi receive
buffer register before performing reception again. When it is necessary to perform retransmission owing to
an overrun error which occurs in the receiver side, set the UARTi transmit buffer register again before
starting transmission again.
The method of initializing the UARTi receive buffer register and that of setting the UARTi transmit buffer
register again are described below.
(1) Method of initializing UARTi receive buffer register
(2) Method of setting UARTi transmit buffer register again
Set the transmit enable bit to “1” (transmission enabled), and set the transmit data to the UARTi
Clear the receive enable bit to “0” (reception disabled).
Set the receive enable bit to “1” again (reception enabled).
Clear the serial I/O mode select bits to “000
Set the serial I/O mode select bits to “001
transmit buffer register.
7702/7703 Group User’s Manual
2
” again.
2
” (serial I/O ignored).

Related parts for M37702E6BFS