ST72F63BH6T1 STMicroelectronics, ST72F63BH6T1 Datasheet - Page 71

IC MCU 8BIT 32K FLASH 48-LQFP

ST72F63BH6T1

Manufacturer Part Number
ST72F63BH6T1
Description
IC MCU 8BIT 32K FLASH 48-LQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F63BH6T1

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, SCI, USB
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
27
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Data Converters
A/D 12x8b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
48-LQFP
Processor Series
ST72F6x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SCI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
27
Number Of Timers
1
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
ST7MDTU3-EPB/US, ST72F63B-SK/RAIS, ST7MDTU3-EMU3, STX-RLINK
Minimum Operating Temperature
0 C
On-chip Adc
8 bit, 8 Channel / 8 bit, 12 Channel
For Use With
497-5521 - EVAL BOARD LOW SPEED USB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F63BH6T1
Manufacturer:
TI
Quantity:
10
Part Number:
ST72F63BH6T1
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F63BH6T1
Manufacturer:
ST
0
ST7263Bxx
Note:
1
2
3
4
5
Figure 40. Pulse width modulation cycle
If OLVL1 = 1 and OLVL2 = 0 the length of the positive pulse is the difference between the
OC2R and OC1R registers.
If OLVL1 = OLVL2 a continuous signal will be seen on the OCMP1 pin.
The OC
the following formula:
Where:
t = Signal or pulse period (in seconds)
f
PRESC
If the timer clock is an external clock the formula is:
Where:
t = Signal or pulse period (in seconds)
f
The output Compare 2 event causes the counter to be initialized to FFFCh (See
After a write instruction to the OCiHR register, the output compare function is inhibited until
the OCiLR register is also written.
The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the output
Compare interrupt is inhibited.
The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce
a timer interrupt if the ICIE bit is set and the I bit is cleared.
In PWM mode the ICAP1 pin can not be used to perform input capture because it is
disconnected to the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be
set and IC2R can be loaded) but the user must take care that the counter is reset each
period and ICF1 can also generates interrupt if ICIE is set.
When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the
PWM mode is the only active one.
CPU
EXT
= External timer clock frequency (in hertz)
= CPU clock frequency (in hertz)
= Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see
i
R register value required for a specific timing application can be calculated using
Counter
= OC1R
Counter
= OC2R
When
When
Doc ID 7516 Rev 8
OCiR Value =
Pulse Width Modulation cycle
OCiR =
OCMP1 = OLVL2
OCMP1 = OLVL1
Counter is reset
t
ICF1 bit is set
*
to FFFCh
f
EXT
PRESC
t
*
f
CPU
-5
- 5
On-chip peripherals
Table
24)
Figure
71/186
39)

Related parts for ST72F63BH6T1