ST72F561J4T6 STMicroelectronics, ST72F561J4T6 Datasheet - Page 199

IC MCU 8BIT 16K FLASH 44-LQFP

ST72F561J4T6

Manufacturer Part Number
ST72F561J4T6
Description
IC MCU 8BIT 16K FLASH 44-LQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F561J4T6

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
CAN, LINSCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
3.8 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
44-LQFP
Processor Series
ST72F5x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
CAN, SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
48
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
STX-RLINK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
For Use With
497-8374 - BOARD DEVELOPMENT FOR ST72F561
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F561J4T6
Manufacturer:
COILCRAFT
Quantity:
4 000
Part Number:
ST72F561J4T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F561J4T6
Manufacturer:
ST
0
beCAN CONTROLLER (Cont’d)
10.9.8.2 Mailbox Registers
This chapter describes the registers of the transmit
and receive mailboxes. Refer to
Message Storage
Transmit and receive mailboxes have the same
registers except:
– MCSR register in a transmit mailbox is replaced
– A receive mailbox is always write protected.
– A transmit mailbox is write enable only while
MAILBOX CONTROL STATUS REGISTER
(MCSR)
Read / Write
Reset Value: 0000 0000 (00h)
Bits 7:6 = Reserved. Forced to 0 by hardware.
Bit 5 = TERR Transmission Error
- Read
This bit is updated by hardware after each trans-
mission attempt.
0: The previous transmission was successful
1: The previous transmission failed due to an error
Bit 4 = ALST Arbitration Lost
- Read
This bit is updated by hardware after each trans-
mission attempt.
0: The previous transmission was successful
1: The previous transmission failed due to an arbi-
by MFMI register in a receive mailbox.
empty, corresponding TME bit in the CTPR reg-
ister set.
tration lost
7
0
0
TERR
for detailed register mapping.
ALST
TXOK RQCP ABRQ TXRQ
Section 0.1.4.4
0
Bit 3 = TXOK Transmission OK
- Read
The hardware updates this bit after each transmis-
sion attempt.
0: The previous transmission failed
1: The previous transmission was successful
Note: This bit has the same value as the corre-
sponding TXOKx bit in the CTSR register.
Bit 2 = RQCP Request Completed
- Read/Clear
Set by hardware when the last request (transmit or
abort) has been performed.
Cleared by software writing a “1” or by hardware
on transmission request.
Note: This bit has the same value as the corre-
sponding RQCPx bit of the CTSR register.
Clearing this bit clears all the status bits (TX-
OK, ALST and TERR) in the MCSR register and
the RQCP and TXOK bits in the CTSR register.
Bit 1 = ABRQ Abort Request for Mailbox
- Read/Set
Set by software to abort the transmission request
for the corresponding mailbox.
Cleared by hardware when the mailbox becomes
empty.
Setting this bit has no effect when the mailbox is
not pending for transmission.
Bit 0 = TXRQ Transmit Mailbox Request
- Read/Set
Set by software to request the transmission for the
corresponding mailbox.
Cleared by hardware when the mailbox becomes
empty.
Note: This register is implemented only in transmit
mailboxes. In receive mailboxes, the MFMI regis-
ter is mapped at this location.
ST72561
199/265

Related parts for ST72F561J4T6