MC912D60CCPVE Freescale Semiconductor, MC912D60CCPVE Datasheet - Page 256

IC MCU 16BIT 112-LQFP

MC912D60CCPVE

Manufacturer Part Number
MC912D60CCPVE
Description
IC MCU 16BIT 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HC12r
Datasheet

Specifications of MC912D60CCPVE

Core Processor
CPU12
Core Size
16-Bit
Speed
8MHz
Connectivity
CAN, MI Bus, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
68
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x8/10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Processor Series
HC912D
Core
HC12
Data Bus Width
16 bit
Data Ram Size
2 KB
Interface Type
CAN, SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
86
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC912D60CCPVE
Manufacturer:
FREESCAL
Quantity:
203
Part Number:
MC912D60CCPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Capture Timer
DDRT — Data Direction Register for Timer Port
PBCTL — 16-Bit Pulse Accumulator B Control Register
Technical Data
256
RESET:
RESET:
DDT7
BIT 7
BIT 7
0
0
0
DDT6
PBEN
6
0
6
0
Read: any time
Write: any time
PBEN — Pulse Accumulator B System Enable
Read or write any time.
The timer forces the I/O state to be an output for each timer port line
associated with an enabled output compare. In these cases the data
direction bits will not be changed, but have no effect on the direction
of these pins. The DDRT will revert to controlling the I/O direction of
a pin when the associated timer output compare is disabled. Input
captures do not override the DDRT settings.
16-Bit Pulse Accumulator B (PACB) is formed by cascading the 8-bit
pulse accumulators PAC1 and PAC0.
When PBEN is set, the PACB is enabled. The PACB shares the input
pin with IC0.
0 = Configures the corresponding I/O pin for input only
1 = Configures the corresponding I/O pin for output.
0 = 16-bit Pulse Accumulator system disabled. 8-bit PAC1 and
DDT5
5
0
5
0
0
PAC0 can be enabled when their related enable bits in
ICPACR ($A8) are set.
Enhanced Capture Timer
DDT4
4
0
4
0
0
DDT3
3
0
3
0
0
DDT2
2
0
2
0
0
PBOVI
DDT1
MC68HC912D60A — Rev. 3.1
1
0
1
0
Freescale Semiconductor
DDT0
BIT 0
BIT 0
0
0
0
$00AF
$00B0

Related parts for MC912D60CCPVE