XRT75R03IVTR-F Exar Corporation, XRT75R03IVTR-F Datasheet - Page 17

no-image

XRT75R03IVTR-F

Manufacturer Part Number
XRT75R03IVTR-F
Description
IC LIU E3/DS3/STS-1 3CH 128LQFP
Manufacturer
Exar Corporation
Datasheet

Specifications of XRT75R03IVTR-F

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XRT75R03IVTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
SYSTEM-SIDE RECEIVE OUTPUT AND RECEIVE CONTROL PINS
xr
xr
THREE CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT WITH JITTER ATTENUATOR
xr
xr
P
106
66
IN
#
S
IGNAL
RxClkINV/
SFM_EN
CS
N
AME
T
YPE
I
I
Receive Clock Invert Input - Chip Selectl:
In Hardware Mode is pin is used to configure the Receive Sections of the three
(3) channels in the XRT75R03 to either output the recovered data via the
RPOS_n or RNEG_n/LCV_n output pins upon either the rising or falling edge of
the RCLK_n clock output signal.
"Low" - Configures each of the Receive Sections to output the recovered data
via the RPOS_n and RNEG_n/LCV_n output pins upon the rising edge of the
RCLK_n output clock signal.
"High" - Configures each of the Receive Sections to output the recovered data
via the RPOS_n and RNEG_n/LCV_n output pins upon the falling edge of the
RCLK_n output clock signal.
N
Single Frequency Mode Enable:
This input pin is used to configure the XRT75R03 to operate in the SFM (Single
Frequency) Mode.
When this feature is invoked the Single-Frequency Mode Synthesizer will
become active. By applying a 12.288MHz clock signal to pin 109, STS-1CLK/
12M the XRT75R03 will, depending upon which mode the user has configured
each of the three channels, generate all of the appropriate clock signals (e.g.,
34.368MHz, 44.736MHz or 51.84. Further, the XRT75R03 internal circuitry will
route each of these synthesized clock signals to the appropriate nodes of the
corresponding three channels in the XRT75R03.
"Low" - Disables the Single Frequency Mode. In this configuration setting, the
user is required to supply to the E3CLK, DS3CLK or STS-1CLK input pins all of
the relevant clock signals that are to be used within the chip.
"High" - Enables the Single-Frequency Mode. A 12.288MHz clock signal MUST
be applied to pin 109 (STS-1CLK/12M).
N
OTES
OTE
1. This input pin will function as the CS (Chip Select Input pin) of the
2. This configuration setting applies globally to all three (3) of the
3. If the Receive Sections are configured to operate in the Single-Rail
: This input pin is internally pulled low.
:
Microprocessor Serial Interface when the XRT75R03 has been
configured to operate in the Host Mode.
channels within the XRT75R03.
Mode, then the LCV_n output pin will be updated on the user-selected
edge of the RCLK_n signal, per this configuration selection.
14
D
ESCRIPTION
XRT75R03
REV. 1.0.8

Related parts for XRT75R03IVTR-F