IS42S32800B-7BL INTEGRATED SILICON SOLUTION (ISSI), IS42S32800B-7BL Datasheet - Page 7

no-image

IS42S32800B-7BL

Manufacturer Part Number
IS42S32800B-7BL
Description
IC, SDRAM, 256MBIT, 143MHZ, BGA-90
Manufacturer
INTEGRATED SILICON SOLUTION (ISSI)
Datasheet

Specifications of IS42S32800B-7BL

Memory Type
DRAM - Sychronous
Access Time
7ns
Page Size
256Mbit
Ic Interface Type
Parallel
Memory Case Style
BGA
No. Of Pins
90
Operating Temperature Range
0°C To +70°C
Termination Type
SMD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S32800B-7BL
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS42S32800B-7BL
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Part Number:
IS42S32800B-7BL
Manufacturer:
ISSI
Quantity:
20 000
Part Number:
IS42S32800B-7BL
Manufacturer:
ISSI
Quantity:
6 589
Part Number:
IS42S32800B-7BL-TR
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Part Number:
IS42S32800B-7BLI
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS42S32800B-7BLI
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Part Number:
IS42S32800B-7BLI-TR
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
IS42S32800B
I
Commands
Integrated Silicon Solution, Inc.
Rev. F
07/21/09
2
1
BankPrecharge command
(RAS#=”L”,CAS#=”H”,WE#=”L”,BS =Bank,A10 =”L”)
The BankPrecharge command precharges the bank disignated by BS0,1 signal.The
precharged bank is switched from the active state to the idle state.This command can be asserted anytime after
tRAS(min.)is satisfied from the BankActivate command in the desired bank.The maximum time any bank can be
active is specified by tRAS(max.).Therefore,the precharge function must be performed in any active bank within
tRAS(max.).At the end of precharge,the precharged bank is still in the idle state and is ready to be activated again.
ADDRESS
C O M M A N D
CLK
(RAS#=”L”,CAS#=”H”,WE#=”H”,BS =Bank,A0-A11 =Row Address)
The BankActivate command activates the idle bank designated by the BS0,1 (Bank Select) signal.By latching the
row address on A0 to A11 at the time of this command,the selected row access is initiated.The read or write
operation in the same bank can occur after a time delay of tRCD(min.)from the time of bank activation.A
subsequent BankActivate command to a different row in the same bank can only be issued after the previous
active row has been precharged (refer to the following figure).The minimum time interval between successive
BankActivate commands to the same bank is defined by tRC(min.).The SDRAM has four internal banks on the
same chip and shares part of the internal circuitry to reduce chip area;therefore it restricts the back-to-back
activation of the four banks.tRRD(min.)specifies the minimum time required between activating different banks.
After this command is used,the Write command and the Block Write command perform the no mask write
operation.
BankActivate
:"H" or "L"
Row Addr.
Activate
Bank A
Bank A
T0
RAS# - CAS# delay (
T1
NOP
Bank
T2
NOP
t
RCD
)
AutoPrecharge
Col Addr.
T3
R/W A with
Bank A
RAS# Cycle time (
..............
..............
..............
t
RC
)
Auto Precharge
Row Addr.
Tn+3
Activate
Begin
Bank B
Bank B
RAS#- RAS# delay time (
Tn+4
NOP
Tn+5
NOP
t
RRD
)
Row Addr.
I
Activate
Bank A
Bank A
Tn+6
®
7

Related parts for IS42S32800B-7BL