P89LPC916FDH NXP Semiconductors, P89LPC916FDH Datasheet - Page 43

no-image

P89LPC916FDH

Manufacturer Part Number
P89LPC916FDH
Description
MCU 8BIT 80C51 2K FLASH, TSSOP16
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P89LPC916FDH

Controller Family/series
(8051) 8052
Core Size
8bit
No. Of I/o's
14
Program Memory Size
2KB
Ram Memory Size
256Byte
Cpu Speed
18MHz
Oscillator Type
Internal Only
No. Of Timers
4
Digital Ic
RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89LPC916FDH
Manufacturer:
ROHM
Quantity:
4 600
Part Number:
P89LPC916FDH
Manufacturer:
ON
Quantity:
17
Part Number:
P89LPC916FDH
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
P89LPC915_916_917_5
Product data sheet
8.19.10 The 9
8.20 I
If double buffering is disabled TB8 can be written before or after SBUF is written, as long
as TB8 is updated some time before that bit is shifted out. TB8 must not be changed until
the bit is shifted out, as indicated by the TI interrupt.
If double buffering is enabled, TB must be updated before SBUF is written, as TB8 will be
double-buffered together with SBUF data.
I
to the bus, and it has the following features:
A typical I
provides a byte-oriented I
2
2
Fig 14. I
C-bus uses two wires (SDA and SCL) to transfer information between devices connected
C-bus serial interface
Bidirectional data transfer between masters and slaves
Multi master bus (no central master)
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus
Serial clock synchronization can be used as a handshake mechanism to suspend and
resume serial transfer
The I
th
bit (bit 8) in double buffering (Modes 1, 2 and 3)
2
2
2
C-bus may be used for test and diagnostic purposes.
C-bus configuration is shown in
C-bus configuration
I
2
C-bus
P1.3/SDA
Rev. 05 — 15 December 2009
8-bit microcontrollers with accelerated two-clock 80C51 core
2
I
2
C-bus interface that supports data transfers up to 400 kHz.
C MCU
P1.2/SCL
OTHER DEVICE
WITH I
R PU
Figure
INTERFACE
2
P89LPC915/916/917
C-BUS
14. The P89LPC915/916/917 device
R PU
OTHER DEVICE
WITH I
INTERFACE
2
C-BUS
002aab410
© NXP B.V. 2009. All rights reserved.
SDA
SCL
43 of 75

Related parts for P89LPC916FDH