APA-EVAL-KIT Actel, APA-EVAL-KIT Datasheet - Page 175

no-image

APA-EVAL-KIT

Manufacturer Part Number
APA-EVAL-KIT
Description
MCU, MPU & DSP Development Tools ProAsic Plus Eval Kit
Manufacturer
Actel
Datasheet

Specifications of APA-EVAL-KIT

Processor To Be Evaluated
APA
Interface Type
ISP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Previous version
Advance v0.6
(continued)
Advance v0.5
Advance v0.4
Advance v0.3
The
The
The
The "Nominal Supply Voltages’ section was updated.
The
The
The
Military Temperature and MIL-STD-883B Temperature Only" section
The
The
The
The
The
The
The
The description for the V
The
Figure 2-9 • ProASICPLUS JTAG Boundary Scan Test Logic Circuit
Controller State Diagram
The
The
The
The
The
The
The
The
The
WDATA has ben changed to DI, and RDATA has been changed to DO to make them consistent
with the signal names found in the Macro Library Guide.
Figure 2-18 • Example SRAM Block Diagrams
have been updated.
The
updated.
The table in the
The
The
The
The
The
Military Temperature and MIL-STD-883B Temperature Only" section
The
The
Figure 2-11 • PLL Block – Top-Level View and Detailed PLL Block Diagram
Figure 2-10 • TAP Controller State Diagram
Tables 5, 6, and 7 from Advanced v0.3 were removed.
Changes in current version (v5.9)
"Calculating Typical Power Dissipation" section
"Absolute Maximum Ratings*" section
"Programming, Storage, and Operating Limits" section
"Recommended Operating Conditions" section
"DC Electrical Specifications (V
"Synchronous Write and Read to the Same Location" section
"Asynchronous Write and Synchronous Read to the Same Location" section
"Asynchronous FIFO Read" section
"Pin Description" section
"Recommended Design Practice for VPN/VPP" section
"100-Pin TQFP" section
"484-Pin FBGA" section
"Plastic Device Resources" section
"Tristate Buffer Delays" section
"Output Buffer Delays" section
"Input Buffer Delays" section
"Global Input Buffer Delays" section
"456-Pin PBGA" section
"676-Pin FBGA" section
"ProASICPLUS Product Profile" section
"Plastic Device Resources" section
"ProASICPLUS I/O Power Supply Voltages"
"Calculating Typical Power Dissipation" section
"Programming, Storage, and Operating Limits" section
"Nominal Supply Voltages’ section
"DC Electrical Specifications (V
"Recommended Operating Conditions" section
"ProASIC
"DC Electrical Specifications (V
"DC Electrical Specifications (V
"Design Environment" section
PLUS
"Package Thermal Characteristics" section
Clock Management System" section
PN
have been updated.
pin has changed.
is new.
is new.
has been updated.
has been updated.
has been updated.
has been updated.
DDP
DDP
DDP
has been updated.
DDP
has been updated.
and
has been updated.
has been updated.
= 2.5 V ±0.2V)" section
= 2.5 V ±0.2V)" section
has been updated.
was updated.
= 3.3 V ±0.3 V and V
= 3.3 V ±0.3 V and V
has been updated.
has been changed.
was updated.
Figure 2-23 • Tristate Buffer Delays
v5.9
is new.
sectionhas been updated.
and
was updated.
is new.
was updated.
was updated.
Figure 2-19 • Basic FIFO Block Diagrams
was updated.
is new.
has been updated.
was updated.
is new.
DD
DD
was updated.
was updated.
was updated.
= 2.5 V ±0.2 V) Applies to
= 2.5 V ±0.2 V) Applies to
was updated.
was updated.
and
was updated.
Figure 2-10 • TAP
ProASIC
was updated.
have been
PLUS
Flash Family FPGAs
and
and
Page
2-28
2-31
2-31
1-34
2-33
2-34
2-38
2-61
2-62
2-67
2-73
2-74
3-45
2-74
2-11
2-42
2-44
2-46
2-48
3-22
3-51
2-22
2-25
2-27
2-28
2-31
1-34
2-34
2-38
2-33
2-10
2-11
3-1
2-6
2-9
ii
ii
i
2-23
2-42
4-7

Related parts for APA-EVAL-KIT