APA-EVAL-KIT Actel, APA-EVAL-KIT Datasheet - Page 65

no-image

APA-EVAL-KIT

Manufacturer Part Number
APA-EVAL-KIT
Description
MCU, MPU & DSP Development Tools ProAsic Plus Eval Kit
Manufacturer
Actel
Datasheet

Specifications of APA-EVAL-KIT

Processor To Be Evaluated
APA
Interface Type
ISP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Synchronous SRAM Read, Access Timed Output Strobe (Synchronous Transparent)
Note: The plot shows the normal operation status.
Figure 2-28 • Synchronous SRAM Read, Access Timed Output Strobe (Synchronous Transparent)
Table 2-52 • T
Symbol t
CCYC
CMH
CML
OCA
OCH
RACH
RACS
RDCH
RDCS
RPCA
RPCH
xxx
T
J
J
= 0°C to 110°C; V
= –55°C to 150°C, V
Cycle time
Clock high phase
Clock low phase
New DO access from RCLKS ↑
Old DO valid from RCLKS ↑
RADDR hold from RCLKS ↑
RADDR setup to RCLKS ↑
RDB hold from RCLKS ↑
RDB setup to RCLKS ↑
New RPE access from RCLKS ↑
Old RPE valid from RCLKS ↑
Description
RBD, RBLKB
DD
RADDR
DD
RCLKS
= 2.3 V to 2.7 V for Commercial/Industrial
DO
RPE
= 2.3 V to 2.7 V for Military/MIL-STD-883
t RACS
t RDCS
t RDCH
t RACH
Old Data Out
New Valid
Address
t OCH
t RPCH
Cycle Start
t CMH
Min.
v5.9
7.5
3.0
3.0
7.5
0.5
1.0
0.5
1.0
9.5
t OCA
t RPCA
t CCYC
Max.
3.0
3.0
New Valid Data Out
t CML
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ProASIC
PLUS
Flash Family FPGAs
Notes
2-55

Related parts for APA-EVAL-KIT