APA-EVAL-KIT Actel, APA-EVAL-KIT Datasheet - Page 29

no-image

APA-EVAL-KIT

Manufacturer Part Number
APA-EVAL-KIT
Description
MCU, MPU & DSP Development Tools ProAsic Plus Eval Kit
Manufacturer
Actel
Datasheet

Specifications of APA-EVAL-KIT

Processor To Be Evaluated
APA
Interface Type
ISP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PLL I/O Constraints
PLL locking is guaranteed only when the following constraints are followed:
Table 2-10 • PLL I/O Constraints
I/O Type
SSO
PLL locking is guaranteed only when using low drive strength and
low slew rate I/O. PLL locking may be inconsistent when using high
drive strength or high slew rate I/Os
APA300
APA600
APA1000
APA300
APA600
APA1000
T
J
v5.9
–40°C
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
16 SSO
32 SSO
32 SSO
20 SSO
64 SSO
64 SSO
8 SSO
16 SSO
16 SSO
12 SSO
32 SSO
32 SSO
ProASIC
With FIN
outputs
simultaneously
With FIN
outputs switching on positive
clock edge, half switching on
the negative clock edge no less
than 10 ns later
PLUS
Value T
No Constraints
Flash Family FPGAs
50 MHz and half
J
180 MHz and
> –40°C
switching
2-19

Related parts for APA-EVAL-KIT