EP2SGX90EF1152C3 Altera, EP2SGX90EF1152C3 Datasheet - Page 36

no-image

EP2SGX90EF1152C3

Manufacturer Part Number
EP2SGX90EF1152C3
Description
Stratix II GX
Manufacturer
Altera
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX90EF1152C3
Manufacturer:
ALTERA
0
Part Number:
EP2SGX90EF1152C3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2SGX90EF1152C3
Quantity:
130
Part Number:
EP2SGX90EF1152C3ES
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX90EF1152C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX90EF1152C3N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX90EF1152C3N
Manufacturer:
ALTERA
Quantity:
100
Part Number:
EP2SGX90EF1152C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Transceivers
Figure 2–23. 20-Bit to 16-Bit Decoding Process
2–28
Stratix II GX Device Handbook, Volume 1
CTRL[1..0]
MSB
19
j
1
h
18
1
15
H
1
17
g
1
G
14
1
16
f
1
13
F
1
15
i
1
13
E
asserted. All 8B/10B control signals, such as disparity error or control
detect, are pipelined with the data in the Stratix II GX receiver block and
are edge aligned with the data.
Figure 2–23
2-bit control indicator.
There are two optional error status ports available in the 8B/10B decoder,
rx_errdetect and rx_disperr. These status signals are aligned with
the code group in which the error occurred.
Receiver State Machine
The receiver state machine operates in Basic, GIGE, PCI Express, and
XAUI modes. In GIGE mode, the receiver state machine replaces invalid
code groups with K30.7. In XAUI mode, the receiver state machine
translates the XAUI PCS code group to the XAUI XGMII code group.
Byte Deserializer
The byte deserializer widens the transceiver data path before the FPGA
interface. This reduces the rate at which the received data needs to be
clocked at in the FPGA logic. The byte deserializer block is available in
both single- and double-width modes.
The byte deserializer converts the one- or two-byte interface into a
two- or four-byte-wide data path from the transceiver to the FPGA logic
(see
deserializer is needed to widen the bus width at the FPGA interface and
1
14
e
1
11
D
Table
1
13
d
1
10
C
Cascaded 8B/10B Conversion
1
2–9). The FPGA interface has a limit of 250 MHz, so the byte
c
12
1
shows how the 20-bit code is decoded to the 16-bit data +
B
9
1
b
11
1
A
8
1
10
a
1
H
7
9
j
G
6
h
8
5
F
g
7
E
4
6
3
D
f
5
2
C
i
1
B
e
4
0
A
d
3
Altera Corporation
Parallel Data
c
2
October 2007
b
1
LSB
a
0

Related parts for EP2SGX90EF1152C3