MT47H64M16HR-25E:H Micron Technology Inc, MT47H64M16HR-25E:H Datasheet - Page 7

no-image

MT47H64M16HR-25E:H

Manufacturer Part Number
MT47H64M16HR-25E:H
Description
64MX16 DDR2 SDRAM PLASTIC PBF FBGA 1.8V
Manufacturer
Micron Technology Inc
Type
DDR2 SDRAMr
Series
-r
Datasheet

Specifications of MT47H64M16HR-25E:H

Organization
64Mx16
Density
1Gb
Address Bus
16b
Access Time (max)
400ps
Maximum Clock Rate
800MHz
Operating Supply Voltage (typ)
1.8V
Package Type
FBGA
Operating Temp Range
0C to 85C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
160mA
Pin Count
84
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Format - Memory
RAM
Memory Type
DDR2 SDRAM
Memory Size
1G (64M x 16)
Speed
2.5ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 85°C
Package / Case
84-TFBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT47H64M16HR-25E:H
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT47H64M16HR-25E:H
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
MT47H64M16HR-25E:H
Manufacturer:
MICRON44
Quantity:
66
Part Number:
MT47H64M16HR-25E:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT47H64M16HR-25E:H
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
MT47H64M16HR-25E:H
Quantity:
7 000
Part Number:
MT47H64M16HR-25E:H TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
List of Figures
Figure 1: 1Gb DDR2 Part Numbers ................................................................................................................... 2
Figure 2: Simplified State Diagram ................................................................................................................... 9
Figure 3: 256 Meg x 4 Functional Block Diagram ............................................................................................. 12
Figure 4: 128 Meg x 8 Functional Block Diagram ............................................................................................. 13
Figure 5: 64 Meg x 16 Functional Block Diagram ............................................................................................. 14
Figure 6: 60-Ball FBGA – x4, x8 Ball Assignments (Top View) ........................................................................... 15
Figure 7: 84-Ball FBGA – x16 Ball Assignments (Top View) .............................................................................. 16
Figure 8: 84-Ball FBGA Package (8mm x 12.5mm) – x16 ................................................................................... 19
Figure 9: 60-Ball FBGA Package (8mm x 11.5mm) – x4, x8 ............................................................................... 20
Figure 10: 60-Ball FBGA (8mm x 10mm) – x4, x8 ............................................................................................. 21
Figure 11: Example Temperature Test Point Location ..................................................................................... 24
Figure 12: Single-Ended Input Signal Levels ................................................................................................... 46
Figure 13: Differential Input Signal Levels ...................................................................................................... 47
Figure 14: Differential Output Signal Levels .................................................................................................... 49
Figure 15: Output Slew Rate Load .................................................................................................................. 50
Figure 16: Full Strength Pull-Down Characteristics ......................................................................................... 51
Figure 17: Full Strength Pull-Up Characteristics ............................................................................................. 52
Figure 18: Reduced Strength Pull-Down Characteristics ................................................................................. 53
Figure 19: Reduced Strength Pull-Up Characteristics ...................................................................................... 54
Figure 20: Input Clamp Characteristics .......................................................................................................... 55
Figure 21: Overshoot ..................................................................................................................................... 56
Figure 22: Undershoot .................................................................................................................................. 56
Figure 23: Nominal Slew Rate for
Figure 24: Tangent Line for
Figure 25: Nominal Slew Rate for
Figure 26: Tangent Line for
Figure 27: Nominal Slew Rate for
Figure 28: Tangent Line for
Figure 29: Nominal Slew Rate for
Figure 30: Tangent Line for
Figure 31: AC Input Test Signal Waveform Command/Address Balls ............................................................... 69
Figure 32: AC Input Test Signal Waveform for Data with DQS, DQS# (Differential) ........................................... 69
Figure 33: AC Input Test Signal Waveform for Data with DQS (Single-Ended) .................................................. 70
Figure 34: AC Input Test Signal Waveform (Differential) ................................................................................. 70
Figure 35: MR Definition ............................................................................................................................... 78
Figure 36: CL ................................................................................................................................................ 81
Figure 37: EMR Definition ............................................................................................................................. 82
Figure 38: READ Latency ............................................................................................................................... 85
Figure 39: WRITE Latency ............................................................................................................................. 85
Figure 40: EMR2 Definition ........................................................................................................................... 86
Figure 41: EMR3 Definition ........................................................................................................................... 87
Figure 42: DDR2 Power-Up and Initialization ................................................................................................. 88
Figure 43: Example: Meeting
Figure 44: Multibank Activate Restriction ....................................................................................................... 92
Figure 45: READ Latency ............................................................................................................................... 94
Figure 46: Consecutive READ Bursts .............................................................................................................. 95
Figure 47: Nonconsecutive READ Bursts ........................................................................................................ 96
Figure 48: READ Interrupted by READ ........................................................................................................... 97
Figure 49: READ-to-WRITE ............................................................................................................................ 97
Figure 50: READ-to-PRECHARGE – BL = 4 ...................................................................................................... 98
PDF: 09005aef821ae8bf
1GbDDR2.pdf – Rev. V 6/10 EN
t
t
t
t
IS ....................................................................................................................... 61
IH ...................................................................................................................... 62
DS ...................................................................................................................... 67
DH ..................................................................................................................... 68
t
RRD (MIN) and
t
t
t
t
IS .............................................................................................................. 61
IH .............................................................................................................. 62
DS ............................................................................................................. 67
DH ............................................................................................................ 68
t
RCD (MIN) .............................................................................. 91
7
Micron Technology, Inc. reserves the right to change products or specifications without notice.
1Gb: x4, x8, x16 DDR2 SDRAM
© 2004 Micron Technology, Inc. All rights reserved.

Related parts for MT47H64M16HR-25E:H