AD9511BCPZ Analog Devices Inc, AD9511BCPZ Datasheet - Page 3

IC CLOCK DIST 5OUT PLL 48LFCSP

AD9511BCPZ

Manufacturer Part Number
AD9511BCPZ
Description
IC CLOCK DIST 5OUT PLL 48LFCSP
Manufacturer
Analog Devices Inc
Type
Fanout Buffer (Distribution), Divider, PLLr
Datasheet

Specifications of AD9511BCPZ

Number Of Circuits
1
Ratio - Input:output
2:5
Differential - Input:output
Yes/Yes
Input
Clock
Output
CMOS, LVDS, LVPECL
Frequency - Max
1.2GHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LFCSP
Frequency-max
1.2GHz
Clock Ic Type
Clock Distribution
Ic Interface Type
Serial
Frequency
1.2GHz
No. Of Outputs
5
No. Of Multipliers / Dividers
5
Supply Voltage Range
3.135V To 3.465V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9511/PCB - BOARD EVAL CLOCK DISTR 48LFCSPAD9511-VCO/PCB - BOARD EVAL CLOCK DISTR 48LFCSP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9511BCPZ
Manufacturer:
ADI
Quantity:
139
Part Number:
AD9511BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9511BCPZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Serial Control Port ..........................................................................41
Register Map and Description.......................................................45
REVISION HISTORY
6/05—Rev. 0 to Rev. A
Changes to Features ..........................................................................1
Changes to General Description .....................................................1
Changes to Table 1 and Table 2 .......................................................5
Changes to Table 4 ............................................................................7
Changes to Table 5 ............................................................................9
Changes to Table 6 ..........................................................................14
Changes to Table 8 and Table 9 .....................................................15
Changes to Table 11 ........................................................................16
Changes to Table 13 ........................................................................20
Changes to Figure 19 to Figure 23 ................................................24
Changes to Figure 30 and Figure 31 .............................................26
Changes to Figure 32 ......................................................................27
Changes to Figure 33 ......................................................................28
Changes to VCO/VCXO Clock Input—CLK2 Section ..............29
Changes to PLL Reference Divider—P Section...........................29
Changes to A and B Counters Section .........................................30
Changes to PLL Digital Lock Detect Section ..............................31
Changes to PLL Analog Lock Detect Section..............................32
Changes to Loss of Reference Section ..........................................32
Changes to FUNCTION Pin Section ...........................................32
Changes to RESETB: 58h<6:5> = 00b (Default) Section ...........32
Changes to SYNCB: 58h<6:5> = 01b Section..............................32
Changes to CLK1 and CLK2 Clock Inputs Section....................33
Single-Chip Synchronization.....................................................40
Multichip Synchronization ........................................................40
Serial Control Port Pin Descriptions........................................41
General Operation of Serial Control Port ...............................41
The Instruction Word (16 Bits).................................................42
MSB/LSB First Transfers ............................................................42
SYNCB—Hardware SYNC ....................................................40
Soft SYNC—Register 58h<2> ...............................................40
Framing a Communication Cycle with CSB .......................41
Communication Cycle—Instruction Plus Data..................41
Write .........................................................................................41
Read ..........................................................................................42
Rev. A | Page 3 of 60
Power Supply ...................................................................................54
Applications .....................................................................................55
Outline Dimensions........................................................................57
Changes to Divider Phase Offset Section ....................................37
Changes to Individual Clock Output Power-Down Section .....39
Changes to Individual Circuit Block Power-Down Section......39
Changes to Soft Reset via the Serial Port Section .......................40
Changes to Multichip Synchronization Section..........................40
Changes to Serial Control Port Section .......................................41
Changes to Serial Control Port Pin Descriptions Section .........41
Changes to General Operation of Serial
Control Port Section .......................................................................41
Added Framing a Communication Cycle with CSB Section ....41
Added Communication Cycle—Instruction Plus
Data Section.....................................................................................41
Changes to Write Section...............................................................41
Changes to Read Section................................................................42
Changes to Instruction Word (16 Bits) Section ..........................42
Changes to Table 20 ........................................................................42
Changes to MSB/LSB First Transfers Section..............................42
Added Figure 52; Renumbered Sequentially...............................44
Changes to Table 23 ........................................................................45
Changes to Table 24 ........................................................................47
Changes to Power Supply...............................................................54
4/05—Revision 0: Initial Version
Summary Table............................................................................45
Register Map Description ..........................................................47
Power Management ....................................................................54
Using the AD9511 Outputs for ADC Clock Applications ....55
CMOS Clock Distribution.........................................................55
LVPECL Clock Distribution......................................................56
LVDS Clock Distribution...........................................................56
Power and Grounding Considerations and Power Supply
Rejection.......................................................................................56
Ordering Guide ...........................................................................57
AD9511

Related parts for AD9511BCPZ