ICS1523M IDT, Integrated Device Technology Inc, ICS1523M Datasheet - Page 9

no-image

ICS1523M

Manufacturer Part Number
ICS1523M
Description
IC VIDEO CLK SYNTHESIZER 24-SOIC
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock/Frequency Synthesizer (IF), Fanout Distribution, Frequency Generatorr
Datasheet

Specifications of ICS1523M

Pll
Yes
Input
Clock
Output
LVPECL, SSTL-3
Number Of Circuits
1
Ratio - Input:output
1:3
Differential - Input:output
No/Yes
Frequency - Max
250MHz
Divider/multiplier
Yes/No
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
24-SOIC (7.5mm Width)
Frequency-max
250MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
1523M

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1523M
Manufacturer:
ICS
Quantity:
5 607
Part Number:
ICS1523M
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1523MLF
Manufacturer:
INTEL
Quantity:
25
Part Number:
ICS1523MLF
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1523MLFT
Manufacturer:
ICS
Quantity:
1 240
Part Number:
ICS1523MLFT
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1523MT
Manufacturer:
ICS
Quantity:
9
Part Number:
ICS1523MT
Manufacturer:
ICS
Quantity:
20 000
MDS ICS1523 ZC
The DPA Resolution Select register (0x5:0~1) is
double-buffered. Working registers are loaded only
after a DPA software reset (0x8=xA)
For more details, See
Section 6 OSC Divider and REF
The ICS1523 accepts a single-ended clock on pin 12,
the OSC input. The period of this input signal becomes
the high time of the REF signal and the low time is
controlled by 0x7:0~6.
The resulting REF signal can be used as an input to the
PLL’s phase detector to allow the ICS1523 to
synthesize frequencies without an HSYNC input when
0x7:7=1.
This REF signal may also be output on the LOCK/REF
pin (14) when 0x0:6-7 = 11
Section 7 Loop Filter
The ICS1523 contains an internal loop filter, but also
supports the use of an external loop filter configured as
in
controlled by 0x4:7. The external filter is selected when
4:7=0; internal filter is selected with a 1.
Parameter
REF Frequency
REF High Time
REF Low Time
Minimum OSC Divider
Maximum OSC Divider
RESERVED OSC Divider 0 (0x7:6~0 = 000000)
Figure
Table 6-1 REF Functionality
Figure 7-1 External Loop Filter
CS
RS
7-1. Selection between these two filters is
Integrated Device Technology, Inc.
Figure 11.2
CP
Value
(Input Osc Frequency) *
[(0x7: 6~0) + 2]
Input OSC Period
[(0x7: 6~0) + 1] * Input
OSC Period
3 (0x7:6~0 = 000001)
129 (0x7:6~0 = 111111)
Pin 8
Pin 9

9
Tech Support: www.idt.com/go/clockhelp
Video Clock Synthesizer with I
While the internal loop filter works well for most
applications, IDT still recommends the implementation
of an external filter network on all designs.
Implementing the external loop filter gives the system
engineer flexibility to add external filter functionality if
without having to alter the PCB.
7.1 External Filter Recommendations
IDT recommends the following as a general purpose
external loop filter:
Special considerations must be made in selecting loop
capacitors C
Section 8 PLL Parameter Settings
Settings for all standard VESA video modes are
provided by IDT as a starting point for the systems
engineer. These files are in human readable text files
(*.ics files) and come bundled within the ICS1523
Register Editor Tool.
This tool directly drives the ICS1523EB Evaluation
Board and can be downloaded from the IDT web site.
CS = 3300 pF
RS = 6.8 kΩ
CP = 33 pF
S
and C
P
.
2
C Programmable Delay
Revision 020811
ICS1523

Related parts for ICS1523M