EP4CE55F23I8L Altera, EP4CE55F23I8L Datasheet - Page 453
EP4CE55F23I8L
Manufacturer Part Number
EP4CE55F23I8L
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er
Datasheets
1.EP4CGX15BN11C8N.pdf
(44 pages)
2.EP4CGX15BN11C8N.pdf
(14 pages)
3.EP4CGX15BN11C8N.pdf
(478 pages)
4.EP4CGX15BN11C8N.pdf
(10 pages)
Specifications of EP4CE55F23I8L
Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
0.97 V ~ 1.03 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4CE55F23I8LN
Manufacturer:
ALTERA
Quantity:
239
- EP4CGX15BN11C8N PDF datasheet
- EP4CGX15BN11C8N PDF datasheet #2
- EP4CGX15BN11C8N PDF datasheet #3
- EP4CGX15BN11C8N PDF datasheet #4
- Current page: 453 of 478
- Download datasheet (13Mb)
Chapter 1: Cyclone IV Device Datasheet
Switching Characteristics
Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 4 of 4)—Preliminary
© December 2010 Altera Corporation
PLD-Transceiver Interface
Interface speed
(F324 and smaller
package)
Interface speed
(F484 and larger
package)
Digital reset pulse
width
Notes to
(1) The minimum reconfig_clk frequency is 2.5 MHz if the transceiver channel is configured in Transmitter Only mode. The minimum reconfig_clk
(2) The device cannot tolerate prolonged operation at this absolute maximum.
(3) The rate matcher supports only up to ±300 parts per million (PPM).
(4) Supported for the N148, F169, and F324 device packages only.
(5) Supported for the F484, F672, and F896 device packages only. Pending device characterization.
(6) To support CDR PPM tolerance greater than ±300 PPM, you have to implement PPM detector in user logic and configure CDR to Manual Lock mode.
(7) Supported for the EP4CGX30 (F484 package only), EP4CGX50, and EP4CGX75 devices only.
(8) This specification is only valid for SATA protocol implementation in Basic mode. Pending device characterization.
(9) Time taken until pll_locked goes high after pll_powerdown deasserts.
(10) Time that the CDR must be kept in lock-to-reference mode after rx_analogreset deasserts and before rx_locktodata is asserted in manual mode.
(11) Time taken to recover valid data after the rx_locktodata signal is asserted in manual mode
(12) Time taken to recover valid data after the rx_locktodata signal is asserted in manual mode.
(13) Time taken to recover valid data after the rx_freqlocked signal goes high in automatic mode.
frequency is 37.5 MHz if the transceiver channel is configured in Receiver Only or Receiver and Transmitter mode.
automatic mode
Description
Symbol/
Table
1–21:
(Figure
1–3).
Conditions
—
—
—
Min
25
25
Typ
—
—
C6
156.25
Max
125
Min
25
25
Minimum is 2 parallel clock cycles
Typ
—
—
C7
(Figure
156.25
Max
125
Cyclone IV Device Handbook, Volume 3
1–2), or after rx_freqlocked signal goes high in
Min
25
25
Typ
—
—
C8
156.25
Max
125
1–19
Unit
MHz
MHz
Related parts for EP4CE55F23I8L
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: