XC4VFX60-10FFG1152I Xilinx Inc, XC4VFX60-10FFG1152I Datasheet - Page 325

no-image

XC4VFX60-10FFG1152I

Manufacturer Part Number
XC4VFX60-10FFG1152I
Description
IC FPGA VIRTEX-4 FX 60K 1152FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX60-10FFG1152I

Number Of Logic Elements/cells
56880
Number Of Labs/clbs
6320
Total Ram Bits
4276224
Number Of I /o
576
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-BBGA, FCBGA
For Use With
HW-V4-ML410-UNI-G - EVALUATION PLATFORM VIRTEX-4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX60-10FFG1152I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX60-10FFG1152I
Manufacturer:
XILINX
0
Part Number:
XC4VFX60-10FFG1152I
0
Virtex-4 FPGA User Guide
UG070 (v2.6) December 1, 2008
CE
Q1
Q2
C
D
R
D0A
Don't care
SAME_EDGE Mode
D1A
In the SAME_EDGE mode a third register (IFF4), clocked by the rising edge clock, is placed
on the output of the falling edge register.
signals associated with the SAME_EDGE mode.
By adding the third register, data is presented into the FPGA fabric on the same clock edge.
However, the additional register causes the data pair to be separated by one clock cycle.
Figure 7-5
the timing diagram, the output pairs are no longer (0) and (1). Instead, the first pair
presented is pair (0) and (don't care), followed by pair (1) and (2) on the next clock cycle.
D0A
D2A
Figure 7-5: Input DDR Timing in SAME_EDGE Mode
CE
D
R
D3A
shows the timing diagram of the input DDR using the SAME_EDGE mode. In
C
S
D2A
D1A
D4A
Figure 7-4: Input DDR in SAME_EDGE Mode
D5A
www.xilinx.com
D4A
D3A
D6A
D
R
CE
D
R
CE
CLK
CLK
D7A
D6A
D5A
S
S
Figure 7-4
D8A
Q
Q
D9A
shows input DDR registers and the
D8A
D7A
D10A
D
R
CE
CLK
D11A
S
D10A
D9A
Q
ug070_7_04_071404
ILOGIC Resources
ug070_7_05_072904
Q1
Q2
D11A
325

Related parts for XC4VFX60-10FFG1152I