SAK-C505CA-4RM CA Infineon Technologies, SAK-C505CA-4RM CA Datasheet - Page 50

Microcontrollers (MCU) 8-Bit Single Chip Microcontroller

SAK-C505CA-4RM CA

Manufacturer Part Number
SAK-C505CA-4RM CA
Description
Microcontrollers (MCU) 8-Bit Single Chip Microcontroller
Manufacturer
Infineon Technologies
Datasheet

Specifications of SAK-C505CA-4RM CA

Data Bus Width
8 bit
Program Memory Type
ROM
Program Memory Size
32 KB
Data Ram Size
1.25 KB
Interface Type
USART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
34
Number Of Timers
3
Operating Supply Voltage
5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
PG-MQFP-44
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Packages
PG-MQFP-44
Max Clock Frequency
20.0 MHz
Sram (incl. Cache)
1.25 KByte
Can Nodes
1
A / D Input Lines (incl. Fadc)
8
Program Memory
32.0 KByte
Lead Free Status / Rohs Status
No
Other names
K505CA4RMCANT
Fail Save Mechanisms
The C505 offers enhanced fail safe mechanisms, which allow an automatic recovery from software
upset or hardware failure :
The watchdog timer in the C505 is a 15-bit timer, which is incremented by a count rate of
upto
divide-by-16 prescaler. For programming of the watchdog timer overflow rate, the upper 7 bits of the
watchdog timer can be written.
Figure 24
Block Diagram of the Programmable Watchdog Timer
The watchdog timer can be started by software (bit SWDT in SFR IEN1) but it cannot be stopped
during active mode of the device. If the software fails to refresh the running watchdog timer an
internal reset will be initiated on watchdog timer overflow. For refreshing of the watchdog timer the
content of the SFR WDTREL is transfered to the upper 7-bit of the watchdog timer. The refresh
sequence consists of two consequtive instructions which set the bits WDT and SWDT each. The
reset cause (external reset or reset caused by the watchdog) can be examined by software (flag
WDTS). It must be noted, however, that the watchdog timer is halted during the idle mode and
power down mode of the processor.
Data Sheet
– a programmable watchdog timer (WDT), with variable time-out period from 192 s up to
– an oscillator watchdog (OWD) which monitors the on-chip oscillator and forces the
f
approx. 393.2 ms at 16 MHz (314.5 ms at 20 MHz).
microcontroller into reset state in case the on-chip oscillator fails; it also provides the clock for
a fast internal reset after power-on.
OSC
f
OWDS
OSC
External HW Reset
/192. The system clock of the C505 is divided by two prescalers, a divide-by-two and a
/ 6
SWDT
WDTS
WDT
2
Control Logic
WDT Reset - Request
Figure 24
16
shows the block diagram of the watchdog timer unit.
IP0 (A9 )
46
H
IEN0 (A8 )
IEN1 (B8 )
WDTPSEL
C505/C505C/C505A/C505CA
H
H
7
0
6
14
WDTREL (86 )
WDTL
WDTH
H
MCB03306
7
8
0
f
OSC
12.00
/12

Related parts for SAK-C505CA-4RM CA