CYNSE70128-83BGC Cypress Semiconductor Corp, CYNSE70128-83BGC Datasheet - Page 5

no-image

CYNSE70128-83BGC

Manufacturer Part Number
CYNSE70128-83BGC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CYNSE70128-83BGC

Operating Supply Voltage (min)
1.425V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Package Type
BGA
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CYNSE70128-83BGC
Manufacturer:
CY
Quantity:
1
CYNSE70128
LIST OF FIGURES
(continued)
Figure 10-40. Timing Diagram for Devices Below the Winning Device in Block Number 1 ................... 65
Figure 10-41. Timing Diagram for Devices Above the Winning Device in Block Number 2 .................. 66
Figure 10-42. Timing Diagram for Globally Winning Device in Block Number 2 ................................... 67
Figure 10-43. Timing Diagram for Devices Below the Winning Device in Block Number 2 ................... 68
Figure 10-44. Timing Diagram for Devices Above the Winning Device in Block Number 3 .................. 69
Figure 10-45. Timing Diagram for Globally Winning Device in Block Number 3 ................................... 70
Figure 10-46. Timing Diagram for Devices Below the Winning Device in Block Number 3
Except Device 30 (the Last Device)....................................................................................................... 71
Figure 10-47. Timing Diagram for Device Number 6 in Block Number 3 (Device 30
in Depth-Cascaded Table)..................................................................................................................... 72
Figure 10-48. x144 Table with 31 Devices ............................................................................................ 73
Figure 10-49. Timing Diagram for 288-bit Search (One Device) ........................................................... 74
Figure 10-50. Hardware Diagram for a Table with One Device ............................................................. 75
Figure 10-51. x288 Table with One Device ........................................................................................... 75
Figure 10-52. Hardware Diagram for a Table with Eight Devices.......................................................... 77
Figure 10-53. Timing Diagram for 288-bit Search Device Number 0..................................................... 78
Figure 10-54. Timing Diagram for 288-bit Search Device Number 1..................................................... 79
Figure 10-55. Timing Diagram for 288-bit Search Device Number 7 (Last Device) .............................. 80
Figure 10-56. x288 Table with Eight Devices ........................................................................................ 81
Figure 10-57. Hardware Diagram for a Table with 31 Devices .............................................................. 83
Figure 10-58. Hardware Diagram for a Block of up to Eight Devices .................................................... 84
Figure 10-59. Timing Diagram for Each Device in Block Number 0 (Miss on Each Device) ................. 85
Figure 10-60. Timing Diagram for Each Device Above the Winning Device in Block Number 1 ........... 86
Figure 10-61. Timing Diagram for Globally Winning Device in Block Number 1 ................................... 87
Figure 10-62. Timing Diagram for Devices Below the Winning Device in Block Number 1 ................... 88
Figure 10-63. Timing Diagram for Devices Above the Winning Device in Block Number 2 .................. 89
Figure 10-64. Timing Diagram for Globally Winning Device in Block Number 2 ................................... 90
Figure 10-65. Timing Diagram for Devices Below the Winning Device in Block Number 2 ................... 91
Figure 10-66. Timing Diagram for Devices Above the Winning Device in Block Number 3 .................. 92
Figure 10-67. Timing Diagram for Globally Winning Device in Block Number 3 ................................... 93
Figure 10-68. Timing Diagram for Devices Below the Winning Device in Block Number 3
Except Device 30 (the Last Device)....................................................................................................... 94
Figure 10-69. Timing Diagram of the Last Device in Block Number 3 (Device 30 in the Table)............ 95
Figure 10-70. x288 Table with 31 Devices ............................................................................................ 96
Figure 10-71. Timing Diagram for Mixed Search (One Device)............................................................. 97
Figure 10-72. Multiwidth Configurations Example ................................................................................. 98
Figure 10-73. Timing Diagram of Learn (TLSZ = 00)............................................................................. 99
Figure 10-74. Timing Diagram of Learn (Except on the Last Device [TLSZ = 01]).............................. 100
Figure 10-75. Timing Diagram of Learn on Device Number 7 (TLSZ = 01)......................................... 101
Figure 11-1. Depth-Cascading to Form a Single Block ....................................................................... 103
Figure 11-2. Depth-Cascading Four Blocks......................................................................................... 104
Figure 11-3. FULL Generation in a Cascaded Table........................................................................... 105
Figure 12-1. SRAM Read Access (TLSZ = 00, HLAT = 000, LRAM = 1, LDEV = 1)........................... 107
Figure 12-2. Table of a Block of Eight Devices.................................................................................... 108
Figure 12-3. SRAM Read Through Device Number 0 in a Block of Eight Devices.............................. 109
Figure 12-4. SRAM Read Timing for Device Number 7 in a Block of Eight Devices ........................... 110
Figure 12-5. Table of 31 Devices Made of Four Blocks....................................................................... 111
Figure 12-6. SRAM Read Through Device Number 0 in a Block of 31 Devices
(Device Number 0 Timing)................................................................................................................... 112
Document #: 38-02040 Rev. *F
Page 5 of 137

Related parts for CYNSE70128-83BGC