AD8067 Analog Devices, AD8067 Datasheet - Page 15

no-image

AD8067

Manufacturer Part Number
AD8067
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD8067

Vcc-vee
5V to 24V
Isy Per Amplifier
7mA
Packages
SOT
-3db Bandwidth
54MHz
Slew Rate
640V/µs
Vos
200µV
Ib
0.6pA
# Opamps Per Pkg
1
Input Noise (nv/rthz)
6.6nV/rtHz

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD8067ART-REEL7
Manufacturer:
AD
Quantity:
5 510
Part Number:
AD8067ART-REEL7
Manufacturer:
TI/NSC
Quantity:
5 510
Part Number:
AD8067ARTZ-REEL7
Manufacturer:
ADI
Quantity:
144
Part Number:
AD8067ARTZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
DC ERROR CALCULATIONS
Figure 44 illustrates the primary dc errors associated with a
voltage feedback amplifier. For both inverting and noninverting
configurations:
Total error is the sum of the two.
DC common-mode and power supply effects can be added by
modeling the total V
where:
V
(1 mV max).
Δ V
conditions.
PSR is power supply rejection (90 dB minimum).
Δ V
conditions.
CMR is the common-mode rejection (85 dB minimum for the
AD8067).
Output
Output
V
OS
OS
S
CM
(nom) is the offset voltage specified at nominal conditions
(
is the change in power supply voltage from nominal
tot
is the change in common-mode voltage from nominal test
V
R
I
)
Voltage
Voltage
G
+
=
V
OS
R
(
nom
S
Error
Error
Figure 44. Op Amp DC Error Sources
+V
)
OS
OS
+
due
due
with the expression:
Δ
PSR
V
to
to
S
I
I
V
B
+
B
I
+
B
OS
Δ
CMR
=
R
V
F
=
+
CM
I
B
V
+
OS
×
R
R
S
G
R
R
+
G
F
R
R
+
F
G
R
G
I
+
B–
V
×
OUT
R
Rev. A | Page 15 of 24
F
INPUT AND OUTPUT OVERLOAD BEHAVIOR
A simplified schematic of the AD8067 input stage is shown in
Figure 45. This shows the cascoded N-channel JFET input pair,
the ESD and other protection diodes, and the auxiliary NPN
input stage that eliminates phase inversion behavior.
When the common-mode input voltage to the amplifier is
driven to within approximately 3 V of the positive power
supply, the input JFET’s bias current turns off, and the bias of
the NPN pair turns on, taking over control of the amplifier. The
NPN differential pair now sets the amplifier’s offset, and the
input bias current is now in the range of several tens of
microamps. This behavior is illustrated in Figure 25 and Figure 26.
Normal operation resumes when the common-mode voltage
goes below the 3 V from the positive supply threshold.
The output transistors have circuitry included to limit the
extent of their saturation when the output is overdriven. This
improves output recovery time. A plot of the output recovery
time for the AD8067 used as a G = +10 buffer is shown in
Figure 17.
V
THRESHOLD
CONTROL
SWITCH
Figure 45. Simplified Input Schematic
V
N
V
V
CC
EE
V
CC
V
EE
TO REST OF AMP
V
V
CC
EE
V
AD8067
P
V
BIAS

Related parts for AD8067