TMP91xy25FG Toshiba, TMP91xy25FG Datasheet - Page 190

no-image

TMP91xy25FG

Manufacturer Part Number
TMP91xy25FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP91xy25FG

Package
LQFP100
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
Ramless
Architecture
16-bit CISC
Usb/spi Channels
-
Uart/sio Channels
2
I2c/sio Bus Channels
-
(s)dram Controller
-
Adc 10-bit Channel
4
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
-
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
49
Power Supply Voltage(v)
3.0 to 3.6
(2) Writing clock data
Please use the following method to ensure data is written correctly.
When a carry over occurs during a write operation, the data cannot be written correctly.
1.
2.
Using 1Hz interrupt
can write correctly if writing data after 1Hz interrupt occurred.
Resets counter
32,768 KHz. The data is written after reset this counter.
setting time, first writing only. Therefore, if setting the clock counter correctly,
after clearing the counter, set the 1Hz-interrupt to enable. And set the time after
the first interrupt (occurs at 0.5Hz) is occurred.
1Hz interrupt and the count up of internal data synchronize. Therefore, data
There are 15-stage counter inside the RTC, which generates a 1Hz clock from
However, if clearing the counter, it is counted up only first writing at half of the
Figure 3.13.3 Flowchart of data write
91C025-189
RESTR<RSTTMR> = “1”
RESTR<DIS1HZ> = “0”
PAGER<PAGE> = “0” ,
First interrupts occur
enable 1Hz interrupt
Select PAGE0
Sets the time
reset counter
(After 0.5S)
Start
END
YES
NO
TMP91C025
2007-02-28

Related parts for TMP91xy25FG