adc1112d125 NXP Semiconductors, adc1112d125 Datasheet - Page 25
adc1112d125
Manufacturer Part Number
adc1112d125
Description
Adc1112d125 Dual 11-bit Adc; Cmos Or Lvds Ddr Digital Outputs
Manufacturer
NXP Semiconductors
Datasheet
1.ADC1112D125.pdf
(41 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
adc1112d125HN
Manufacturer:
ADI
Quantity:
170
NXP Semiconductors
ADC1112D125
Product data sheet
11.5.2 Digital output buffers: LVDS DDR mode
The output resistance is 50 Ω and is the combination of an internal resistor and the
equivalent output resistance of the buffer. There is no need for an external damping
resistor. The drive strength of both DATA and DAV buffers can be programmed via the SPI
in order to adjust the rise and fall times of the output digital signals (see
The digital output buffers can be configured as LVDS DDR by setting bit LVDS_CMOS to
logic 1 (see
Each output should be terminated externally with a 100 Ω resistor (typical) at the receiver
side
(see
The default LVDS DDR output buffer current is set to 3.5 mA. It can be programmed via
the SPI (bits DAVI[1:0] and DATAI[1:0]; see
voltage levels.
Fig 30. LVDS DDR digital output buffer - externally terminated
Fig 31. LVDS DDR digital output buffer - internally terminated
(Figure
Figure 31
+
-
+
Table
-
30) or internally via SPI control bits LVDS_INT_TER[2:0]
and
All information provided in this document is subject to legal disclaimers.
24).
Table
3.5 mA
typical
3.5 mA
typical
Rev. 2 — 3 March 2011
33).
+
100 Ω
-
+
-
VDDO
DAn_DAn + 1_P; DBn_DBn + 1_P
DAn_DAn + 1_M; DBn_DBn + 1_M
AGND
Dual 11-bit ADC: CMOS or LVDS DDR digital outputs
VDDO
DAn_DAn + 1_P; DBn_DBn + 1_P
DAn_DAn + 1_M; DBn_DBn + 1_M
AGND
Table
32) in order to adjust the output logic
ADC1112D125
100 Ω
100 Ω
005aaa112
005aaa113
RECEIVER
© NXP B.V. 2011. All rights reserved.
RECEIVER
Table
31).
25 of 41