tc59lm836dkg TOSHIBA Semiconductor CORPORATION, tc59lm836dkg Datasheet - Page 44

no-image

tc59lm836dkg

Manufacturer Part Number
tc59lm836dkg
Description
288mbits Network Fcram2 ? 2,097,152-words ? 4 Banks ? 36-bits
Manufacturer
TOSHIBA Semiconductor CORPORATION
Datasheet
Unidirectional DS/QS mode
Unidirectional DS/Free Running QS mode
Command
Address
(output)
(output)
POWER DOWN TIMING (CL = 4, BL = 4)
(input)
(input)
(input)
(input)
Write cycle to Power Down Mode
PD
CLK
CLK
DQ
DQ
QS
QS
DS
DS
Note: PD must be kept "High" level until WL+2 clock cycles from LAL command.
WRA
UA
0
Low
In Power Down Mode, PD "Low" and a stable clock signal must be maintained.
When PD is brought to "High", a valid executable command may be applied l
PD should be brought to "High" within t
LAL
LA
1
WL = 3
2
WL = 3
WL = 3
3
D0 D1 D2 D3
D0 D1 D2 D3
4
2 clock cycles
5
DESL
t
REFI
IH
6
(max.) to maintain the data written into cell.
t
IS
7
I
PD
= 2 cycle
8
9
l
RC(min)
10
TC59LM836DKG-33,-40
, t
REFI(max)
PDA
n-2
cycles later.
n-1
2005-11-08 44/65
n
DESL
n+1
I
Rev 1.4
PDA
t
PDEX
WRA
n+2
RDA
UA
or

Related parts for tc59lm836dkg