Z8S180 Zilog., Z8S180 Datasheet - Page 144

no-image

Z8S180

Manufacturer Part Number
Z8S180
Description
ENHANCED Z180 MICROPROCESSOR
Manufacturer
Zilog.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8S18010FEC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FEC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FEG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FSC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8S18010FSCZ180
Manufacturer:
ZILOG
Quantity:
748
Part Number:
Z8S18010FSG
Manufacturer:
Zilog
Quantity:
426
Part Number:
Z8S18010PSG
Manufacturer:
Zilog
Quantity:
48
Part Number:
Z8S18010VEC
Manufacturer:
ZILOG
Quantity:
12 388
Part Number:
Z8S18010VSC
Manufacturer:
ZILOG
Quantity:
250
Bit
Position Bit/Field R/W
5
4
3
TE
CKA1D
MPBR/
EFR
R/W
R/W
R/W
Value
Description
Transmitter Enable — When TE is set to 1, the ASCI
transmitter is enabled. When TE is reset to 0, the
transmitter is disabled and any transmit operation in
progress is interrupted. However, the TDRE flag is not
reset and the previous contents of TDRE are held. TE is
cleared to 0 in IOSTOP mode, and during RESET.
CKA1 Clock Disable — When CKA1D is set to 1, the
multiplexed CKA1/
function. When CKA1 D is 0, the pin is used as CKA1, an
external data dock input/output for channel 1
Multiprocessor Bit Receive/Error Flag Reset — When
multiprocessor mode is enabled (MP in CNTLB is 1),
MPBR, when read, contains the value of the MPB bit for
the last receive operation. When written to 0, the EFR
function is selected to reset all error flags (OVRN, FE and
PE) to 0. MPBR/EFR is undefined during RESET.
TEND0
pin is used for the
M PU Us e r M anual
UM005001-ZMP0400
Z 8018x Fam il y
TEND0
129

Related parts for Z8S180