APA075-BGB ACTEL [Actel Corporation], APA075-BGB Datasheet - Page 28

no-image

APA075-BGB

Manufacturer Part Number
APA075-BGB
Description
ProASIC Flash Family FPGAs
Manufacturer
ACTEL [Actel Corporation]
Datasheet
®
User Security
ProASIC
once programmed, block the entire programmed
contents from being read externally. Please refer to
Table 1-10
each device. If locked, the user can only reprogram the
device employing the user-defined security key. This
protects the device from being read back and duplicated.
Since programmed data is stored in nonvolatile memory
cells (actually very small capacitors) rather than in the
wiring, physical deconstruction cannot be used to
compromise data. This type of security breach is further
discouraged by the placement of the memory cells
beneath the four metal layers (whose removal cannot be
accomplished without disturbing the charge in the
capacitor). This is the highest security provided in the
industry. For more information, refer to Actel’s
Security in Nonvolatile Flash and Antifuse FPGAs
paper.
Table 1-10 • Flashlock Key Size by Device
Embedded Memory Floorplan
The embedded memory is located across the top and
bottom of the device in 256x9 blocks
1-2). Depending on the device, up to 88 blocks are
available to support a variety of memory configurations.
Each block can be programmed as an independent
memory array or combined (using dedicated memory
routing resources) to form larger, more complex memory
configurations. A single memory configuration could
include blocks from both the top and bottom memory
locations.
Table 1-11 • ProASIC
1 -2 2
Device
APA075
APA150
APA300
APA450
APA600
APA750
APA1000
Device
APA075
APA150
APA300
APA450
APA600
APA750
APA1000
ProASIC
PLUS
PLUS
for details on the number of bits in the key for
devices have FlashLock protection bits that,
Flash Family FPGAs
PLUS
Bottom
Memory Configurations by Device
16
24
28
32
44
0
0
Key Size
119 bits
167 bits
191 bits
263 bits
79 bits
79 bits
79 bits
(Figure 1-1 on page
Top
12
16
16
24
28
32
44
Design
white
v5.7
256
256
256
256
256
256
256
D
Maximum Width
Embedded Memory Configurations
The embedded memory in the ProASIC
provides great configuration flexibility
ProASIC
port memory (one read, one write). This provides 198
kbits of two-port and/or single port memory in the
APA1000 device.
Each memory block can be configured as FIFO or SRAM,
with
asynchronous
Additional characteristics include programmable flags as
well as parity checking and generation.
page 1-24
diagrams of the basic SRAM and FIFO blocks.
on page 1-24
memory block SRAM and FIFO interface signals,
respectively. A single memory block is designed to
operate at up to 150 MHz (standard speed grade typical
conditions). Each block is comprised of 256 9-bit words
(one read port, one write port). The memory blocks may
be cascaded in width and/or depth to create the desired
memory organization.
provides optimal bit widths of 9 (one block), 18, 36, and
72, and optimal depths of 256, 512, 768, and 1,024. Refer
to Actel’s
Figure 1-24 on page 1-26
memory usage. Ten blocks with 23,040 bits have been
used to generate three arrays of various widths and
depths.
can be used in parallel to create extra read ports. In this
example, using only 10 of the 88 available blocks of the
APA1000 yields an effective 6,912 bits of multiple port
RAM. The Actel SmartGen software facilitates building
wider and deeper memory configurations for optimal
memory usage.
independent
PLUS
Figure 1-25 on page 1-26
SmartGen User’s Guide
and
block is designed and optimized as a two-
108
144
144
216
252
288
396
W
Figure 1-22 on page 1-25
and
read
Table 1-14 on page 1-25
selection
and
(Figure 1-23 on page
gives an example of optimal
1,536
2,048
2,048
3,072
3,584
4,096
5,632
write
D
Maximum Depth
for more information.
shows how RAM blocks
of
ports
(Table
synchronous
show the block
Figure 1-21 on
(Table
PLUS
1-11). Each
1-26). This
Table 1-13
W
9
9
9
9
9
9
9
describe
family
1-12).
or

Related parts for APA075-BGB