APA075-BGB ACTEL [Actel Corporation], APA075-BGB Datasheet - Page 60
APA075-BGB
Manufacturer Part Number
APA075-BGB
Description
ProASIC Flash Family FPGAs
Manufacturer
ACTEL [Actel Corporation]
Datasheet
1.APA075-BGB.pdf
(174 pages)
- Current page: 60 of 174
- Download datasheet (5Mb)
Embedded Memory Specifications
This section discusses ProASIC
memory and its interface signals, including timing
diagrams that show the relationships of signals as they
pertain to single embedded memory blocks
Table 1-12 on page 1-23
configurations. Simultaneous read and write to the same
location must be done with care. On such accesses the DI
bus is output to the DO bus. Refer to the
RAM and FIFO Blocks
information.
Enclosed Timing Diagrams—SRAM Mode:
Table 1-49 • Memory Block SRAM Interface Signals
1 -5 4
SRAM Signal
WCLKS
RCLKS
RADDR<0:7>
RBLKB
RDB
WADDR<0:7>
WBLKB
DI<0:8>
WRB
DO<0:8>
RPE
WPE
PARODD
Note: Not all signals shown are used in all modes.
ProASIC
•
•
•
•
"Synchronous SRAM Read, Access Timed Output
Strobe (Synchronous Transparent)" section on
page 1-55
"Synchronous SRAM Read, Pipeline Mode Outputs
(Synchronous Pipelined)" section on page 1-56
"Asynchronous SRAM Write" section on page 1-57
"Asynchronous SRAM Read, Address Controlled,
RDB=0" section on page 1-58
PLUS
Flash Family FPGAs
Bits
1
1
8
1
1
8
1
9
1
9
1
1
1
shows basic SRAM and FIFO
application note for more
PLUS
SRAM/FIFO embedded
In/Out
Out
Out
Out
In
In
In
In
In
In
In
In
In
In
(Table
ProASIC
Write clock used on synchronization on write side
Read clock used on synchronization on read side
Read address
True read block select (active Low)
True read pulse (active Low)
Write address
Write block select (active Low)
Input data bits <0:8>, <8> can be used for parity In
Negative true write pulse
Output data bits <0:8>, <8> can be used for parity Out
Read parity error (active High)
Write parity error (active High)
Selects Odd parity generation/detect when high, Even when low
1-49).
PLUS
v5.7
The difference between synchronous transparent and
pipeline modes is the timing of all the output signals
from the memory. In transparent mode, the outputs will
change within the same clock cycle to reflect the data
requested by the currently valid access to the memory. If
clock cycles are short (high clock speed), the data
requires most of the clock cycle to change to valid values
(stable signals). Processing of this data in the same clock
cycle is nearly impossible. Most designers add registers at
all outputs of the memory to push the data processing
into the next clock cycle. An entire clock cycle can then
be used to process the data. To simplify use of this
memory
implemented as part of the memory primitive and are
available to the user in the synchronous pipeline mode.
In this mode, the output signals will change shortly after
the second rising edge, following the initiation of the
read access.
•
•
• Embedded Memory Specifications
"Asynchronous SRAM Read, RDB Controlled"
section on page 1-59
"Synchronous SRAM Write"
setup,
Description
suitable
registers
have
been
Related parts for APA075-BGB
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Automotive-Grade ProASIC Flash Family FPGAs
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
Proasicplus Flash Family Fpgas
Manufacturer:
Actel Corporation
Datasheet:
Part Number:
Description:
40MX and 42MX FPGA Families
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
40MX and 42MX Automotive FPGA Families
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
ACT2 Family FPGAs
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
HiRel FPGAs
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
Integrator Series FPGAs: 1200XL and 3200DX Families
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
SE-CSG49-H, E-Tec lead free prototype socket drawing for CSG49 and CSG49 packages
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
SE-CSG49, E-Tec lead free prototype socket drawing for CSG49 and CSG49 packages
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
FG1152, 35x35mm, 1.00mm pitch E-tec lead free Socket Drawing
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
SE-FGG144-H, E-Tec lead free prototype socket drawing for FGG144 and FGG144 packages
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
SE-CSG180-H, E-Tec lead free prototype socket drawing for CSG180 and CSG180 packages
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
SE-CSG180, E-Tec lead free prototype socket drawing for CSG180 and CSG180 packages
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
272-27 x 27mm, 1.27mm E-TEC BGA SOCKET
Manufacturer:
ACTEL [Actel Corporation]
Datasheet:
Part Number:
Description:
SE-BGG272-A, E-Tec lead free prototype socket drawing for BGG272 and BGG272 packages
Manufacturer:
ACTEL [Actel Corporation]
Datasheet: