APA075-BGB ACTEL [Actel Corporation], APA075-BGB Datasheet - Page 74

no-image

APA075-BGB

Manufacturer Part Number
APA075-BGB
Description
ProASIC Flash Family FPGAs
Manufacturer
ACTEL [Actel Corporation]
Datasheet
Asynchronous FIFO Write
Note: The plot shows the normal operation status.
Figure 1-44 • Asynchronous FIFO Write
Table 1-62 • T
1 -6 8
Symbol t
DWRH
DWRS
DWRS
EWRH, FWRH,
THWRH
EWRA
FWRA
THWRA
WPDA
WPDH
WRCYC
WRRDS
WRH
WRL
Notes:
1. At fast cycles, EWRA, FWRA = MAX (7.5 ns – WRL), 3.0 ns.
2. At fast cycles, WRRDS (for enabling write) = MAX (7.5 ns – RDL), 3.0 ns.
3. All –F speed grade devices are 20% slower than the standard numbers.
4. After FIFO reset, WRB needs an initial falling edge prior to any write actions.
ProASIC
PLUS
xxx
T
J
J
Flash Family FPGAs
= 0°C to 110°C; V
= –55°C to 150°C, V
DI hold from WB ↑
DI setup to WB ↑
DI setup to WB ↑
Old EMPTY, FULL, EQTH, & GETH valid hold
time after WB ↑
EMPTY ↓ access from WB ↑
New FULL access from WB ↑
EQTH or GETH access from WB ↑
WPE access from DI
WPE hold from DI
Cycle time
RB ↑, clearing FULL, setup to
WB ↓
WB high phase
WB low phase
WB = (WRB+WBLKB)
Description
DD
DD
EQTH, GETH
= 2.3 V to 2.7 V for Commercial/industrial
WDATA
= 2.3 V to 2.7 V for Military/MIL-STD-883
EMPTY
t WRRDS
FULL
WPE
RB
t WPDA
t EWRH , t FWRH
t EWRA , t FWRA
t DWRS
Cycle Start
t WRL
Min.
3.0
3.0
3.0
1.5
0.5
2.5
4.5
3.0
7.5
3.0
3.0
v5.7
1
1
2
t WRCYC
Max.
t THWRH
t THWRA
0.5
1.0
1.0
t WRH
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
(Full inhibits write)
t DWRH
t WPDH
PARGEN is inactive
PARGEN is active
Empty/full/thresh are invalid from the end
of hold until the new access is complete
WPE is invalid while PARGEN is active
Enabling the write operation
Inhibiting the write operation
Inactive
Active
Notes

Related parts for APA075-BGB