CP3UB17G38 NSC [National Semiconductor], CP3UB17G38 Datasheet - Page 94

no-image

CP3UB17G38

Manufacturer Part Number
CP3UB17G38
Description
CP3UB17 Reprogrammable Connectivity Processor with USB Interface
Manufacturer
NSC [National Semiconductor]
Datasheet
www.national.com
16.6.6
The audio interface provides a FREEZE input, which allows
to freeze the status of the audio interface while a develop-
ment system examines the contents of the FIFOs and reg-
isters.
When the FREEZE input is asserted, the audio interface be-
haves as follows:
The time at which these registers are frozen will vary be-
cause they operate from a different clock than the one used
to generate the freeze signal.
The receive FIFO or receive DMA registers are not up-
dated with new data.
The receive status bits (RXO, RXE, RXF, and RXAF) are
not changed, even though the receive FIFO or receive
DMA registers are read.
The transmit shift register (ATSR) is not updated with
new data from the transmit FIFO or transmit DMA regis-
ters.
The transmit status bits (TXU, TXF, TXE, and TXAE) are
not changed, even though the transmit FIFO or transmit
DMA registers are written.
Freeze Mode
94
16.7
ADMACR
ARSCR
ARDR0
ARDR1
ARDR2
ARDR3
ATSCR
ATDR0
ATDR1
ATDR2
ATDR3
AISCR
AGCR
Name
ARFR
ACCR
ATFR
AUDIO INTERFACE REGISTERS
Table 39 Audio Interface Registers
FF FD4Ch
FF FD5Ch
FF FD40h
FF FD42h
FF FD44h
FF FD46h
FF FD48h
FF FD4Ah
FF FD4Eh
FF FD50h
FF FD52h
FF FD54h
FF FD56h
FF FD58h
FF FD5Ah
FF FD5Eh
Address
Configuration Register
Audio Interrupt Status
Audio Transmit Status
Audio Receive Status
and Control Register
and Control Register
and Control Register
Audio Transmit FIFO
Audio Transmit DMA
Audio Transmit DMA
Audio Transmit DMA
Audio Transmit DMA
Audio Receive FIFO
Audio Receive DMA
Audio Receive DMA
Audio Receive DMA
Audio Receive DMA
Audio Clock Control
Audio DMA Control
Audio Global
Description
Register 0
Register 1
Register 2
Register 3
Register 0
Register 1
Register 2
Register 3
Register
Register
Register
Register

Related parts for CP3UB17G38