M58LT128HSB8ZA6 NUMONYX [Numonyx B.V], M58LT128HSB8ZA6 Datasheet - Page 45

no-image

M58LT128HSB8ZA6

Manufacturer Part Number
M58LT128HSB8ZA6
Description
Manufacturer
NUMONYX [Numonyx B.V]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M58LT128HSB8ZA6
Manufacturer:
ST
Quantity:
10 720
Part Number:
M58LT128HSB8ZA6
Manufacturer:
ST
0
Part Number:
M58LT128HSB8ZA6E
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M58LT128HSB8ZA6E
Manufacturer:
ST
Quantity:
20 000
Part Number:
M58LT128HSB8ZA6F
Manufacturer:
Numonyx/ST Micro
Quantity:
135
Part Number:
M58LT128HSB8ZA6F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
M58LT128HST, M58LT128HSB
7.2
Synchronous Burst Read mode
In Synchronous Burst Read mode the data is output in bursts synchronized with the clock. It
is possible to perform Burst reads across bank boundaries.
Synchronous Burst Read mode can only be used to read the memory array. For other Read
operations, such as Read Status Register, Read CFI and Read Electronic Signature, then
Single Synchronous Read or Asynchronous Random Access Read must be used.
In Synchronous Burst Read mode the flow of the data output depends on parameters that
are configured in the Configuration Register.
A burst sequence starts at the first clock edge (rising or falling depending on Valid Clock
Edge bit CR6 in the Configuration Register) after the falling edge of Latch Enable or Chip
Enable, whichever occurs last. Addresses are internally incremented and data is output on
each data cycle after a delay, which depends on the X-latency bits CR13-CR11 of the
Configuration Register.
The number of words to be output during a Synchronous Burst Read operation can be
configured as 4 words, 8 words, 16 words or Continuous (Burst Length bits CR2-CR0). The
data can be configured to remain valid for one or two clock cycles (Data Output
Configuration bit CR9).
The order of the data output can be modified through the Wrap Burst bit in the Configuration
Register. The burst sequence is sequential and can be confined inside the 4-, 8- or 16-word
boundary (wrap) or overcome the boundary (no wrap).
The WAIT signal may be asserted to indicate to the system that an output delay occurs. This
delay depends on the starting address of the burst sequence and on the burst configuration.
WAIT is asserted during the X-latency, the WAIT state, and at the end of a 4-, 8- and 16-
word burst. It is only de-asserted when output data is valid. In Continuous Burst Read mode
a WAIT state occurs when crossing the first 16-word boundary. If the starting address is
aligned to the burst length (4-, 8- or 16-words), the wrapped configuration has no impact on
the output sequence.
The WAIT signal can be configured to be active Low or active High by setting CR10 in the
Configuration Register.
See
Read AC waveforms
Table 23: Synchronous Read AC characteristics
for details.
and
Figure 11: Synchronous Burst
Read modes
45/110

Related parts for M58LT128HSB8ZA6