HYB18L128160BC-7.5 QIMONDA [Qimonda AG], HYB18L128160BC-7.5 Datasheet - Page 9

no-image

HYB18L128160BC-7.5

Manufacturer Part Number
HYB18L128160BC-7.5
Description
DRAMs for Mobile Applications 128-Mbit Mobile-RAM
Manufacturer
QIMONDA [Qimonda AG]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HYB18L128160BC-7.5
Manufacturer:
QIMONDA
Quantity:
2 755
1. At first, device core power (V
2. After V
3. Wait for 200µs while issuing NOP or DESELECT commands.
4. Issue a PRECHARGE ALL command, followed by NOP or DESELECT commands for at least t
5. Issue two AUTO REFRESH commands, each followed by NOP or DESELECT commands for at least t
6. Issue two MODE REGISTER SET commands for programming the Mode Register and Extended Mode
Following these steps, the Mobile-RAM is ready for normal operation.
2.2
2.2.1
The Mode Register is used to define the specific mode of operation of the Mobile-RAM. This definition includes
the selection of a burst length (bits A0-A2), a burst type (bit A3), a CAS latency (bits A4-A6), and a write burst
mode (bit A9). The Mode Register is programmed via the MODE REGISTER SET command (with BA0 = 0 and
BA1 = 0) and will retain the stored information until it is programmed again or the device loses power.
The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before
initiating any subsequent operation. Violating either of these requirements results in unspecified operation.
Reserved states should not be used, as unknown operation or incompatibility with future versions may result.
Data Sheet
Field Bits
WB
CL
BT
and V
Assert and hold CKE and DQM to a HIGH level.
period.
Register, each followed by NOP or DESELECT commands for at least t
registers are programmed is not important. Programming of the Extended Mode Register may be omitted when
default values (half drive strength, 4 bank refresh) will be used.
9
[6:4]
3
DDQ
DD
Register Definition
Mode Register
and V
are driven from a single power converter output.
Type Description
w
w
w
DDQ
are stable and CKE is HIGH, apply stable clocks.
Write Burst Mode
0
1
CAS Latency
010
011
Note: All other bit combinations are RESERVED.
Burst Type
0
1
B
B
B
B
B
B
Burst Write
Single Write
2
3
Sequential
Interleaved
DD
) and device IO power (V
9
DDQ
) must be brought up simultaneously. Typically V
Functional DescriptionRegister Definition
MRD
HY[B/E]18L128160B[C/F]-7.5
period; the order in which both
128-Mbit Mobile-RAM
05282004-NZNK-8T0D
Rev. 1.71, 2007-01
RP
period.
RFC
DD

Related parts for HYB18L128160BC-7.5