EMC6D100-DK SMSC [SMSC Corporation], EMC6D100-DK Datasheet - Page 36

no-image

EMC6D100-DK

Manufacturer Part Number
EMC6D100-DK
Description
ENVIRONMENTAL MONITORING AND CONTROL DEVICE WITH AUTOMATIC FAN CAPABILITY
Manufacturer
SMSC [SMSC Corporation]
Datasheet
7.5.2
7.5.3
7.6
7.7
SMSC EMC6D100/EMC6D101
DETECTION OF A STALLED FAN
The fan failure bit in the interrupt status register is set in the event of a stalled fan. Note: the fan
tachometer reading register, which holds the count value, does not roll over - it stays at FFFFh in the event
of a stalled fan. The internal count register does rollover, however, and continuously counts to FFFFh as
long as the fan is stalled.
In the event the counter reaches FFFFh, the status bit is set and the count value is latched into the
register. The second subsequent fan tach pulse resets the counter but does not latch the count value.
Every second fan tach pulse latches the fan count value into the fan tachometer register except for this
special case.
The status bit for a fan failure is set when the tach reading is above the value set in the tach minimum
register. This interrupt status bit cannot be cleared by reading the status register as long as the count
value is above the minimum.
The tachometer can generate an INT# if properly enabled (EMC6D100 only).
FAN INTERRUPT STATUS BITS
The status bits for the fan events are in Interrupt Status Register 2 (42h). These bits are set when the
reading register is above the tachometer minimum. No interrupt status bits are set for fan events (even if
the fan is stalled) if the associated tachometer minimum is set to FFFFh (registers 54h-5Bh).
Linking Fan Tachometers to PWMs
The Fan Tach/PWM Interrupt select register is used to link the tachometers to the PWMs.
association is used by the fan logic to determine when to prevent a bit from being set in the interrupt status
registers. See the description of the PWM_TACH register. The default configuration is:
PWM1 -> TACH1.
PWM2 -> TACH2.
PWM3 -> TACH3 & TACH4.
System Synchronization
System Synchronization Pulses
Under normal operation, the PWM outputs will exhibit synchronization pulses in addition to the normal
PWM pulses. These pulses are 44us in duration, and repeat every 711us. These synchronization pulses
may be controlled by Register 83h: Synch Pulse Configuration Register: On/Off.
See section Chapter 8 Register Set for a description of this register.
See section Chapter 10 Timing Diagrams on page 71 for timing diagrams that illustrate PWM or
synchronization pulses, PWM’s with synchronization, and PWM’s without synchronization.
DATASHEET
Page 36
Environmental Monitoring and Control Device
Rev. 09-09-04
Datasheet
This

Related parts for EMC6D100-DK