MA330028 Microchip Technology, MA330028 Datasheet - Page 216

no-image

MA330028

Manufacturer Part Number
MA330028
Description
Daughter Cards & OEM Boards dsPIC33EP64MC504 PIM
Manufacturer
Microchip Technology
Datasheet

Specifications of MA330028

Rohs
yes
Product
Daughter Cards
Core
dsPIC
Description/function
Plug-in-module with dsPIC33EP64MC504 device for use with DM330021 and DM330023 motor control development board
Interface Type
CAN, I2C, SPI
Operating Supply Voltage
3 to 3.6 V
Tool Is For Evaluation Of
dsPIC33EP64MC504
For Use With
DM330021, DM330023

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MA330028
Manufacturer:
MICROCHIP
Quantity:
12 000
REGISTER 14-2:
DS70657E-page 216
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15-9
bit 8
bit 7
bit 6
bit 5
Note 1:
ICTRIG
R/W-0
U-0
2:
3:
4:
5:
6:
(2)
The IC32 bit in both the ODD and EVEN IC must be set to enable Cascade mode.
The input source is selected by the SYNCSEL<4:0> bits of the ICxCON2 register.
This bit is set by the selected input source (selected by SYNCSEL<4:0> bits). It can be read, set, and
cleared in software.
Do not use the ICx module as its own sync or trigger source.
This option should only be selected as trigger source and not as a synchronization source.
Each Input Capture module (ICx) has one PTG input source. See
Generator (PTG) Module”
PTGO8 = IC1
PTGO9 = IC2
PTGO10 = IC3
PTGO11 = IC4
Unimplemented: Read as ‘0’
IC32: 32-bit Timer Mode Select bit (Cascade mode)
1 = ODD IC and EVEN IC form a single 32-bit Input Capture module
0 = Cascade module operation disabled
ICTRIG: Trigger Operation Select bit
1 = Input source used to trigger the input capture timer (Trigger mode)
0 = Input source used to synchronize input capture timer to timer of another module
TRIGSTAT: Timer Trigger Status bit
1 = ICxTMR has been triggered and is running
0 = ICxTMR has not been triggered and is being held clear
Unimplemented: Read as ‘0’
TRIGSTAT
R/W/HS-0
(Synchronization mode)
U-0
ICxCON2: INPUT CAPTURE x CONTROL REGISTER 2
(3)
HS = Set by Hardware
W = Writable bit
U-0
U-0
for more information.
R/W-0
U-0
Preliminary
(3)
(2)
‘0’ = Bit is cleared
U = Unimplemented bit, read as ‘0’
R/W-1
U-0
SYNCSEL<4:0>
Section 24.0 “Peripheral Trigger
R/W-1
U-0
© 2011-2012 Microchip Technology Inc.
(1)
R/W-0
U-0
R/W-0
R/W-1
IC32
bit 8
bit 0

Related parts for MA330028