MA330028 Microchip Technology, MA330028 Datasheet - Page 323

no-image

MA330028

Manufacturer Part Number
MA330028
Description
Daughter Cards & OEM Boards dsPIC33EP64MC504 PIM
Manufacturer
Microchip Technology
Datasheet

Specifications of MA330028

Rohs
yes
Product
Daughter Cards
Core
dsPIC
Description/function
Plug-in-module with dsPIC33EP64MC504 device for use with DM330021 and DM330023 motor control development board
Interface Type
CAN, I2C, SPI
Operating Supply Voltage
3 to 3.6 V
Tool Is For Evaluation Of
dsPIC33EP64MC504
For Use With
DM330021, DM330023

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MA330028
Manufacturer:
MICROCHIP
Quantity:
12 000
23.4
REGISTER 23-1:
© 2011-2012 Microchip Technology Inc.
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15
bit 14
bit 13
bit 12
bit 11
bit 10
bit 9-8
Note 1:
ADON
R/W-0
R/W-0
2:
3:
ADC Control Registers
See
This setting is available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.
Do not clear the DONE bit in software if Auto-Sample is enabled (ASAM = 1).
Section 24.0 “Peripheral Trigger Generator (PTG) Module”
ADON: ADC Operating Mode bit
1 = ADC module is operating
0 = ADC is off
Unimplemented: Read as ‘0’
ADSIDL: Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
ADDMABM: DMA Buffer Build Mode bit
1 = DMA buffers are written in the order of conversion. The module provides an address to the DMA
0 = DMA buffers are written in Scatter/Gather mode. The module provides a Scatter/Gather address
Unimplemented: Read as ‘0’
AD12B: 10-bit or 12-bit Operation Mode bit
1 = 12-bit, 1-channel ADC operation
0 = 10-bit, 4-channel ADC operation
FORM<1:0>: Data Output Format bits
For 10-bit operation:
11 = Signed fractional (D
10 = Fractional (D
01 = Signed integer (D
00 = Integer (D
For 12-bit operation:
11 = Signed fractional (D
10 = Fractional (D
01 = Signed Integer (D
00 = Integer (D
SSRC<2:0>
R/W-0
channel that is the same as the address used for the non-DMA stand-alone buffer.
to the DMA channel, based on the index of the analog input and the size of the DMA buffer.
U-0
AD1CON1: ADC1 CONTROL REGISTER 1
HC = Cleared by hardware
‘1’ = Bit is set
W = Writable bit
OUT
OUT
ADSIDL
R/W-0
R/W-0
OUT
OUT
= 0000 00dd dddd dddd)
= 0000 dddd dddd dddd)
= dddd dddd dd00 0000)
= dddd dddd dddd 0000)
OUT
OUT
OUT
OUT
= ssss sssd dddd dddd, where s = .NOT.d<9>)
= ssss sddd dddd dddd, where s = .NOT.d<11>)
= sddd dddd dd00 0000, where s = .NOT.d<9>)
= sddd dddd dddd 0000, where s = .NOT.d<11>)
ADDMABM
SSRCG
R/W-0
R/W-0
Preliminary
HS = Set by hardware
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
SIMSAM
R/W-0
U-0
AD12B
ASAM
R/W-0
R/W-0
for information on this selection.
x = Bit is unknown
HC,HS
R/W-0
R/W-0
SAMP
FORM<1:0>
DS70657E-page 323
DONE
HC, HS
R/W-0
R/C-0
bit 8
(3)
bit 0

Related parts for MA330028