XCCACE128-I Xilinx Inc, XCCACE128-I Datasheet - Page 15

no-image

XCCACE128-I

Manufacturer Part Number
XCCACE128-I
Description
IC 128MBIT ACE FLASH CARD
Manufacturer
Xilinx Inc
Datasheet

Specifications of XCCACE128-I

Memory Size
128Mb
Memory Type
FLASH
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCCACE128-I
Manufacturer:
XILINX
0
Multiple Register Read Timing
The minimum timing requirements for sequential register read cycles are shown in
identical to single read cycles, except that the chip enable (MPCE) and write enable (MPWE) signals do not need to be
de-asserted between read cycles.
DS080 (v2.0) October 1, 2008
Product Specification
R
CYCLE
CLK
MPA
MPD
MPCE
MPWE
MPOE
Cycle 0
tSWE
tSCE
tSA
Figure 11: Multiple WORD Reads From ACE Register(s)
50ns
tDOE
ADDRESS <0>
Cycle 1
tDD
tDOE
Cycle 2
100ns
tSOE
DATA <0>
www.xilinx.com
tDD
tDOE
Cycle 3
tH
tH
tSOE
tSA
150ns
ADDRESS <1>
Cycle 4
tH
tDD
tDOE
Cycle 5
System ACE CompactFlash Solution
tSOE
DATA <1>
Figure
200ns
11. Sequential read cycles are
tDD
tDOE
tDOE
Cycle 6
tH
tH
tH
tH
tSOE
DS080_16_013101
Cycle 7
tH
250 0
15

Related parts for XCCACE128-I