XCCACE128-I Xilinx Inc, XCCACE128-I Datasheet - Page 17

no-image

XCCACE128-I

Manufacturer Part Number
XCCACE128-I
Description
IC 128MBIT ACE FLASH CARD
Manufacturer
Xilinx Inc
Datasheet

Specifications of XCCACE128-I

Memory Size
128Mb
Memory Type
FLASH
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCCACE128-I
Manufacturer:
XILINX
0
Data Buffer Read Cycle Ready Timing
When the data buffer is in read mode and the last data word
is read from the buffer, the data buffer ready signal will go
inactive (MPBRDY = LOW) two clock cycles following the
last clock cycle that the output enable is active (MPOE =
DS080 (v2.0) October 1, 2008
Product Specification
R
CYCLE
CLK
MPA
MPD
MPCE
MPWE
MPOE
MPBRDY
Figure 13: Valid and Invalid Reads From DATABUFREG Data Buffer
Cycle 0
tSWE
tSCE
tSA
50ns
DATABUFREG ADDRESS
tDOE
Cycle 1
tDD
tDOE
Cycle 2
VALID DATA
100ns
tSOE
www.xilinx.com
tDD
tDOE
Cycle 3
tH
tH
tSOE
tSA
LOW). Any attempt to read data out of an “empty” data
buffer (MPOE = LOW while MPBRDY = LOW) results in
invalid data. Valid and invalid data buffer reads are shown in
Figure
DATABUFREG ADDRESS
150ns
13.
tDBRDY
Cycle 4
tH
tDD
tDOE
INVALID DATA
Cycle 5
System ACE CompactFlash Solution
tSOE
200ns
tDD
tDOE
tDOE
Cycle 6
tH
tH
tH
tH
tSOE
DS080_18_020101
Cycle 7
tH
250
17

Related parts for XCCACE128-I