MCIMX35WPDKJ Freescale Semiconductor, MCIMX35WPDKJ Datasheet - Page 35

BOARD DEV FOR I.MX35

MCIMX35WPDKJ

Manufacturer Part Number
MCIMX35WPDKJ
Description
BOARD DEV FOR I.MX35
Manufacturer
Freescale Semiconductor
Series
i.MX35r
Type
MPUr
Datasheets

Specifications of MCIMX35WPDKJ

Contents
Module and Misc Hardware
Processor To Be Evaluated
i.MX35
Processor Series
i.MX35
Data Bus Width
32 bit
Interface Type
RS-232, Ethernet, USB, CAN, JTAG
Core
ARM11
For Use With/related Products
i.MX35
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
4.9.5.2
All WEIM output control signals may be asserted and deasserted by internal clocks related to the BCLK
rising edge or falling edge according to the corresponding assertion or negation control fields. The address
always begins related to BCLK falling edge but may be ended both on rising and falling edge in muxed
mode according to control register configuration. Output data begins related to BCLK rising edge except
in muxed mode where both rising and falling edge may be used according to control register configuration.
Freescale Semiconductor
1
2
NF10
NF11
NF12
NF13
NF14
NF15
NF16
NF17
NF5
NF6
NF7
NF8
NF9
The flash clock maximum frequency is 50 MHz.
Subject to DPLL jitter specification listed in
ID
NF_WP pulse width
NFALE setup time
NFALE hold time
Data setup time
Data hold time
Write cycle time
NFWE hold time
Ready to NFRE low
NFRE pulse width
READ cycle time
NFRE high hold time
Data setup on READ
Data hold on READ
Wireless External Interface Module (WEIM)
High is defined as 80% of signal value and low is defined as 20% of signal
value.
Timing for HCLK is 133 MHz and internal NFC clock (flash clock) is
approximately 33 MHz (30 ns). All timings are listed according to this NFC
clock frequency (multiples of NFC clock phases), except NF16 and NF17,
which are not NFC clock related.
Parameter
i.MX35 Applications Processors for Industrial and Consumer Products, Rev. 9
Table 30. NFC Timing Parameters
Symbol
tREH
tDSR
tDHR
tALS
tALH
tWP
tWC
tWH
tDH
tRR
tRC
tDS
tRP
Table 27, "DPLL Specifications," on page
1.5T – 1.0 ns
2T – 5.5 ns
T = NFC Clock Cycle
T – 4.0 ns
T – 4.5 ns
T – 2.0 ns
T – 5.0 ns
NOTE
Min.
6T
0.5T – 4.0 ns
2T – 3.0 ns
T – 1.0 ns
T – 5.0 ns
Timing
N/A
N/A
1
(continued)
Max.
2
31.
NFC Clock
Min.
25.5
54.5
Example Timing for
180
26
28
25
44
11
9
0
T = 30 ns
29
57
25
33 MHz
Max.
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
35

Related parts for MCIMX35WPDKJ