EP9312-IBZ Cirrus Logic Inc, EP9312-IBZ Datasheet - Page 435

IC ARM920T MCU 200MHZ 352-PBGA

EP9312-IBZ

Manufacturer Part Number
EP9312-IBZ
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9312-IBZ

Core Size
16/32-Bit
Package / Case
352-BGA
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Controller Family/series
(ARM9)
A/d Converter
12 Bits
No. Of I/o Pins
65
Clock Frequency
200MHz
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1260

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9312-IBZ
Manufacturer:
CIRRUS
Quantity:
30
Part Number:
EP9312-IBZ
Manufacturer:
HITTITE
Quantity:
1 200
Part Number:
EP9312-IBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
BCRx
DS785UM1
31
15
Address:
Definition:
Bit Descriptions:
30
14
29
13
28
12
BCR0: Channel Base Address + 0x0010 - Read/Write
BCR1: Channel Base Address + 0x0014 - Read/Write
The Channel Bytes Count Register contains the number of bytes yet to be
transferred for a given block of data in a M2M transfer. Only the lower 16 bits
are valid.
RSVD:
BCRx:
27
11
26
10
Copyright 2007 Cirrus Logic
25
9
to indicate that the external device has requested service.
The STATUS register is written by software to clear the
DREQS status bit, thus causing the DMA to ignore the
request.
For level-sensitive DREQ mode, do not attempt to clear
the DREQS status bit, as the request will keep coming
from the external device. The hardware ensures that a
write to the STATUS register has no effect when in level-
sensitive mode.
Reserved. Unknown During Read.
x = “0” or “1” representing the double buffer per channel.
The BCR register must be loaded with the number of byte
transfers to occur. It decrements on the successful
completion of the address transfer during the write-to-
memory state of the M2M transfer. At least 1 of the BCRx
registers must be programmed to a non-zero value before
the ENABLE bit and the START bit (in the case of
software-trigger M2M mode) are set in the Control register.
Writing to a BCRx register causes a next buffer update,
that is, only the BCR of the buffer descriptor has to be
written to in order to use that buffer since the SAR_BASEx
and DAR_BASEx registers do not have to be continuously
updated.
24
8
RSVD
BCRx
23
7
22
6
21
5
20
4
19
3
EP93xx User’s Guide
18
2
DMA Controller
17
1
10-41
16
0
10

Related parts for EP9312-IBZ