PIC18F26J50-I/SP Microchip Technology, PIC18F26J50-I/SP Datasheet - Page 275

IC PIC MCU FLASH 64K 2V 28-DIP

PIC18F26J50-I/SP

Manufacturer Part Number
PIC18F26J50-I/SP
Description
IC PIC MCU FLASH 64K 2V 28-DIP
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr

Specifications of PIC18F26J50-I/SP

Program Memory Type
FLASH
Program Memory Size
64KB (32K x 16)
Package / Case
28-DIP (0.300", 7.62mm)
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, SPI, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
16
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
2.15 V ~ 3.6 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3776 B
Interface Type
EUSART/I2C/SPI
Maximum Clock Frequency
48 MHz
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM183032, DV164136, MA180024, DM183022
Minimum Operating Temperature
- 40 C
On-chip Adc
10-ch x 10-bit
Package
28SPDIP
Device Core
PIC
Family Name
PIC18
Maximum Speed
48 MHz
Operating Supply Voltage
2.5|3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC164322 - MODULE SOCKET MPLAB PM3 28/44QFN
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
TABLE 19-2:
© 2008 Microchip Technology Inc.
INTCON
PIR1
PIE1
IPR1
PIR2
PIE2
IPR2
ADRESH
ADRESL
ADCON0
ADCON1
ADCON2
ANSEL
ANSELH
PORTA
TRISA
PORTB
TRISB
LATB
PORTE
TRISE
LATE
Legend: — = unimplemented, read as ‘0’. Shaded cells are not used for A/D conversion.
Note 1:
Name
(4)
2:
3:
4:
(4)
(4)
These bits are unimplemented on PIC18F2XK20 devices; always maintain these bits clear.
PORTA<7:6> and their direction bits are individually configured as port pins based on various primary
oscillator modes. When disabled, these bits read as ‘0’.
RE3 port bit is available only as an input pin when the MCLRE Configuration bit is ‘0’.
These registers are not implemented on PIC18F2XK20 devices.
PORTB Data Direction Control Register
PORTB Data Latch Register (Read and Write to Data Latch)
GIE/GIEH PEIE/GIEL TMR0IE
A/D Result Register, High Byte
A/D Result Register, Low Byte
TRISA7
PSPIF
PSPIE
PSPIP
OSCFIF
OSCFIE
OSCFIP
ANS7
ADFM
RA7
Bit 7
RB7
IBF
REGISTERS ASSOCIATED WITH A/D OPERATION
(2)
(1)
(1)
(1)
(1)
(2)
TRISA6
ANS6
RA6
ADIE
ADIP
ADIF
C1IE
C1IP
Bit 6
C1IF
RB6
OBF
(2)
(1)
(2)
PORTA Data Direction Control Register
ANS5
VCFG1
ACQT2
CHS3
RCIE
RCIP
IBOV
RCIF
C2IE
C2IP
Bit 5
C2IF
RA5
RB5
(1)
PSPMODE
VCFG0
ACQT1
INT0IE
ANS12
Preliminary
CHS2
ANS4
TXIE
TXIP
EEIF
EEIE
EEIP
Bit 4
TXIF
RA4
RB4
ACQT0
ANS11
SSPIE
SSPIP
RE3
SSPIF
BCLIF
BCLIE
BCLIP
CHS1
ANS3
PIC18F2XK20/4XK20
RBIE
Bit 3
RA3
RB3
(3)
PORTE Data Latch Register
TMR0IF
CCP1IF
CCP1IE
CCP1IP
HLVDIE
HLVDIP
HLVDIF
TRISE2
ADCS2
ANS10
CHS0
ANS2
Bit 2
RA2
RB2
RE2
GO/DONE
TMR2IE
TMR2IP
TMR3IE
TMR3IP
TMR2IF
TMR3IF
TRISE1
ADCS1
INT0IF
ANS1
ANS9
Bit 1
RA1
RB1
RE1
TMR1IE
TMR1IP
TMR1IF
CCP2IF
CCP2IE
CCP2IP
TRISE0
ADCS0
ADON
ANS0
ANS8
DS41303D-page 273
Bit 0
RBIF
RA0
RB0
RE0
on page
Values
Reset
57
60
60
60
60
60
60
59
59
59
59
59
60
60
60
60
60
60
60
60
60
60

Related parts for PIC18F26J50-I/SP